#### **ADPL62935** # Low-Voltage µP Supervisor with Manual Reset ### **General Description** The ADPL62935 is a low-voltage microprocessor ( $\mu P$ ) supervisory circuit that combines voltage monitoring and manual reset input functions in a 5-pin SOT23 package. Microprocessor supervisory circuits significantly improve the system's reliability and accuracy compared to separate ICs or discrete components. These devices assert a reset signal whenever the monitored voltage drops below its preset threshold, keeping it asserted for a minimum timeout period after $V_{CC}$ rises above the threshold. In addition, a debounced manual reset is also available. The ADPL62935 monitors voltages from +1.8V to +5.0V. These outputs are guaranteed to be in the correct state for $V_{CC}$ down to +1.0V. Nine preprogrammed reset threshold voltages are available (see the <u>Threshold Suffix Guide</u>). The ADPL62935 has a manual reset input and both push-pull RESET and push-pull RESET. ### **Key Applications** - Set-Top Boxes - Computers and Controllers - Embedded Controllers - Intelligent Instruments - Critical µP Monitoring - Portable/Battery-Powered Equipment #### **Features** - Monitors +1.8V, +2.5V, +3.0V, +3.3V, +5.0V Supplies - 140ms (min) Reset Timeout Delay - Manual Reset Input - Two Reset Output Options - Push-Pull RESET - Push-Pull RESET - Guaranteed Reset Valid to V<sub>CC</sub> = +1.0V - Immune to Short Negative V<sub>CC</sub> Transients - No External Components - Small 5-Pin SOT23 Packages #### **Threshold Suffix Guide** | SUFFIX | RESET<br>THRESHOLD (V) | |--------|------------------------| | L | 4.63 | | M | 4.38 | | Т | 3.08 | | S | 2.93 | | R | 2.63 | | Z | 2.32 | | Y | 2.19 | | W | 1.67 | | V | 1.58 | **Note:** Bold indicates standard versions. Samples are typically available for standard versions only. All parts require a 2.5k minimum order increment. Contact factory for availability. Selector Guide appears at end of data sheet. Ordering Information appears at end of data sheet. ## **TABLE OF CONTENTS** | General Description | 1 | |-------------------------------------------|-----| | Key Applications | 1 | | Features | | | Threshold Suffix Guide | 1 | | Absolute Maximum Ratings | | | Package Information | 4 | | Electrical Characteristics | | | Typical Operating Characteristics | | | Pin Configurations | 10 | | Pin Descriptions | 10 | | Functional Diagrams | 11 | | Detailed Description | 12 | | RESET/RESET Output | 12 | | Manual Reset Input | 12 | | Applications Information | | | Negative-Going V <sub>CC</sub> Transients | 13 | | Typical Operating Circuit | | | Ordering Information | 1.5 | ### ADPL62935 ## **Absolute Maximum Ratings** | V <sub>CC</sub> to GND0.3V to +6.0V | Operating Temperature Range40°C to +125°C | |------------------------------------------------------------------------------------------------------|-------------------------------------------| | Push-Pull $\overline{\text{RESET}}$ , RESET, $\overline{\text{MR}}$ 0.3V to (V <sub>CC</sub> + 0.3V) | Junction Temperature+150°C | | Input Current (V <sub>CC</sub> )20mA | Storage Temperature Range65°C to +150°C | | Output Current (RESET, RESET)20mA | Lead Temperature (soldering, 10s)+300°C | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) 5-Pin SOT23 (derate 7.1mW/°C above +70°C)571mW | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ADPL62935 ## **Package Information** #### **5 SOT23** | Package Code | U5-1 | |---------------------|----------------| | Outline Number | 21-0057 | | Land Pattern Number | <u>91-0174</u> | For the latest package outline information and land patterns (footprints), go to <a href="http://www.analog.com/packages">http://www.analog.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="http://www.analog.com/thermal-tutorial">http://www.analog.com/thermal-tutorial</a>. ### **Electrical Characteristics** $(V_{CC}$ = +4.5V to +5.5V for ADPL62935L/M, $V_{CC}$ = +2.7V to +3.6V for ADPL62935T/S/R, $V_{CC}$ = +2.1V to +2.75V for ADPL62935Z/Y, $V_{CC}$ = +1.53V to +2.0V for ADPL62935W/V, $T_A$ = -40°C to +125°C, unless otherwise specified. Typical values are at $T_A$ = +25°C.) (*Note 1*)) | (Note 1)) PARAMETER | SYMBOL | CON | DITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------|-----------------|---------------------------------------------------|-------------------------------------|------|------|------|-------| | Operating Voltage | V <sub>cc</sub> | Reset output is guaranteed to be in a known state | | 1.2 | | 5.5 | V | | Range | | T <sub>A</sub> = -40°C to +125°C | | 1.7 | | 5.5 | = | | | | Vcc = +5.5V, no | T <sub>A</sub> = -40°C to<br>+85°C | | 11 | 30 | | | Vcc Supply Current (MR | L | load | $T_A = -40$ °C to $+125$ °C | | | 30 | | | Unconnected) | lcc | V <sub>CC</sub> = +3.6V, no | T <sub>A</sub> = -40°C to<br>+85°C | | 7 | 20 | - μΑ | | | | load | $T_A = -40$ °C to +125°C | | | 20 | | | | | ADPL62935L | T <sub>A</sub> = -40°C to<br>+85°C | 4.50 | 4.63 | 4.75 | | | | | ADPL02933L | T <sub>A</sub> = -40°C to<br>+125°C | 4.47 | 4.63 | 4.78 | - | | | | ADPL62935M | T <sub>A</sub> = -40°C to<br>+85°C | 4.25 | 4.38 | 4.50 | | | | | | $T_A = -40$ °C to $+125$ °C | 4.22 | 4.38 | 4.53 | | | | | ADPL62935T | T <sub>A</sub> = -40°C to<br>+85°C | 3.00 | 3.08 | 3.15 | | | | | | $T_A = -40^{\circ}C$ to +125°C | 2.97 | 3.08 | 3.17 | | | | | ADPL62935S<br>VTH | $T_A = -40^{\circ}C$ to +85°C | 2.85 | 2.93 | 3.00 | | | V <sub>CC</sub> Reset Threshold (V <sub>CC</sub> Falling) | VTH ADPL62935R | | $T_A = -40$ °C to $+125$ °C | 2.83 | 2.93 | 3.02 | V | | | | ADDI COCCED | T <sub>A</sub> = -40°C to<br>+85°C | 2.55 | 2.63 | 2.70 | | | | | ADPL02935R | T <sub>A</sub> = -40°C to<br>+125°C | 2.53 | 2.63 | 2.72 | | | | | ADDI 620257 | T <sub>A</sub> = -40°C to<br>+85°C | 2.25 | 2.32 | 2.38 | | | | | ADPL62935Z | $T_A = -40^{\circ}C$ to +125°C | 2.24 | 2.32 | 2.40 | | | | ADPL62935Y | T <sub>A</sub> = -40°C to<br>+85°C | 2.12 | 2.19 | 2.25 | | | | | | $T_A = -40$ °C to +125°C | 2.11 | 2.19 | 2.27 | | | | | ADPL62935W | T <sub>A</sub> = -40°C to<br>+85°C | 1.62 | 1.67 | 1.71 | | | $(V_{CC}$ = +4.5V to +5.5V for ADPL62935L/M, $V_{CC}$ = +2.7V to +3.6V for ADPL62935T/S/R, $V_{CC}$ = +2.1V to +2.75V for ADPL62935Z/Y, $V_{CC}$ = +1.53V to +2.0V for ADPL62935W/V, $T_A$ = -40°C to +125°C, unless otherwise specified. Typical values are at $T_A$ = +25°C.) (Note 1) | PARAMETER | SYMBOL | CON | NDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------------|-----------------|-------------------------------------------------------|-------------------------------------|--------------------------|---------------------|------|--------|--| | | | | T <sub>A</sub> = -40°C to<br>+125°C | 1.61 | 1.67 | 1.72 | | | | | | ADPL62935V | T <sub>A</sub> = -40°C to<br>+125°C | 1.52 | 1.58 | 1.62 | | | | Reset Threshold Temperature Coefficient | | | | | 60 | | ppm/°C | | | Reset Threshold<br>Hysteresis | | | | | 2 × V <sub>TH</sub> | | mV | | | V <sub>CC</sub> to Reset Output<br>Delay | t <sub>RD</sub> | V <sub>CC</sub> = V <sub>TH</sub> to (V <sub>TH</sub> | - 100mV) | | 20 | | μs | | | Reset Timeout Period | trp | $T_A = -40^{\circ}C \text{ to } +85^{\circ}$ | °C | 140 | 200 | 280 | | | | Neset Timeout Fellou | IRP | $T_A = -40^{\circ}C \text{ to } +12^{\circ}$ | 5°C | 100 | | 320 | ms | | | | | $V_{CC} \ge 1.0V$ , $I_{SINK} = T_A = 0$ °C to +85°C | = 50μA, reset asserted, | | | 0.3 | | | | | | Vcc ≥ 1.2V, Isink | = 100µA, reset asserted | | | 0.3 | 1 | | | RESET Output LOW | Vol | V <sub>CC</sub> ≥ 2.55V, I <sub>SINK</sub> asserted | = 1.2mA, reset | | | 0.3 | V | | | | | V <sub>CC</sub> ≥ 4.25V, I <sub>SINK</sub> asserted | = 3.2mA, reset | | | 0.4 | | | | | | Vcc ≥ 1.8V, Isource asserted | ce = 200μA, reset not | 0.8 ×<br>Vcc | | | | | | RESET Output HIGH | $V_{OH}$ | Vcc ≥ 3.15V, ISOU not asserted | JRCE = 500µA, reset | 0.8 ×<br>Vcc | | | V | | | | | V <sub>CC</sub> ≥ 4.75V, Isour asserted | RCE = 800µA, reset not | 0.8 ×<br>V <sub>CC</sub> | | | | | | | | V <sub>CC</sub> ≥ 1.8V, I <sub>SINK</sub> = asserted | 500μA, reset not | | | 0.3 | | | | RESET Output LOW | $V_{OL}$ | V <sub>CC</sub> ≥ 3.15V, I <sub>SINK</sub> asserted | = 1.2mA, reset not | | | 0.3 | V | | | | | Vcc ≥ 4.75V, Isink asserted | = 3.2mA, reset not | | | 0.4 | | | | | | Vcc ≥ 1.0V, Isource<br>asserted, T <sub>A</sub> = 0°C | · · | 0.8 ×<br>Vcc | | | | | | DECET O 4 4 111011 | V | Vcc ≥ 1.50V, Isour asserted | RCE = 100μA, reset | 0.8 ×<br>Vcc | | | _ V | | | RESET Output HIGH | V <sub>OH</sub> | Vcc ≥ 2.55V, Isour asserted | RCE = 500μA, reset | 0.8 ×<br>V <sub>CC</sub> | | | | | | | | Vcc ≥ 4.25V, Isour asserted | RCE = 800μA, reset | 0.8 ×<br>V <sub>CC</sub> | | | | | | MANUAL RESET INPUT | | 1 | | l | | | 1 | | $(V_{CC}$ = +4.5V to +5.5V for ADPL62935L/M, $V_{CC}$ = +2.7V to +3.6V for ADPL62935T/S/R, $V_{CC}$ = +2.1V to +2.75V for ADPL62935Z/Y, $V_{CC}$ = +1.53V to +2.0V for ADPL62935W/V, $T_A$ = -40°C to +125°C, unless otherwise specified. Typical values are at $T_A$ = +25°C.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------|-----------------|------------|--------------|-----|--------------|-------| | MR Input Voltage | V <sub>IL</sub> | | | | 0.2 ×<br>Vcc | V | | Wit input voltage | V <sub>IH</sub> | | 0.8 ×<br>Vcc | | | V | | MR Minimum Input<br>Pulse | | | 1 | | | μs | | MR Glitch Rejection | | | | 100 | | ns | | MR to Reset Delay | | | | 200 | | ns | | MR Pullup Resistance | | | 25 | 50 | 75 | kΩ | Note 1: Overtemperature limits are guaranteed by design and not production tested. Devices tested at $T_A = +25$ °C. ## **Typical Operating Characteristics** $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ Figure 1. Supply Current vs. Temperature Figure 3. Vcc To Reset Output delay vs. Temperature Figure 5. Maximum V<sub>cc</sub> Transient Duration vs. Reset Threshold Overdrive Figure 2. Reset Timeout Period vs. Temperature Figure 4. Normalized Reset Threshold Delay vs. Temperature Figure 6. Voltage Output Low vs. Sink Current Figure 7. Voltage Output High vs. Source Current ## **Pin Configurations** ## **Pin Descriptions** | PIN | NAME | FUNCTION | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RESET | Active-Low Push-Pull Reset Output. RESET changes from high to low when the Vcc input drops below the selected reset threshold or MR is pulled low. RESET remains low for the reset timeout period after Vcc exceeds the device reset threshold or MR goes low to high. | | 2 | GND | Ground | | 3 | RESET | Active-High Push-Pull Reset Output. RESET changes from low to high when the Vcc input drops below the selected reset threshold or $\overline{\text{MR}}$ is pulled low. RESET remains high for the reset timeout period after Vcc exceeds the device reset threshold or $\overline{\text{MR}}$ goes low to high. | | 4 | Active-Low Manual Reset Input. Internal 50kW pullup to Vcc. Pull low to force a reset. Reset active as long as $\overline{MR}$ is low and for the reset timeout period after $\overline{MR}$ goes high. Leave unconnect to Vcc if unused. | | | 5 | V <sub>CC</sub> | Supply Voltage and Input for Reset Threshold Monitor | ## **Functional Diagrams** ADPL62935 ### **Detailed Description** ### RESET/RESET Output A $\mu$ P's reset input starts the $\mu$ P in a known state. The ADPL62935 $\mu$ P supervisory circuits assert a reset to prevent code-execution errors during power-up, power-down, and brownout conditions. Whenever V<sub>CC</sub> falls below the reset threshold, the reset output asserts low for $\overline{\text{RESET}}$ and high for RESET. Once V<sub>CC</sub> exceeds the reset threshold, an internal timer keeps the reset output asserted for the specified reset timeout period (t<sub>RP</sub>); after this interval, reset output returns to its original state (see *Figure 8*). #### **Manual Reset Input** Many $\mu P$ -based products require manual reset capability, allowing the operator, a test technician, or external logic circuitry to initiate a reset. On the ADPL62935, a logic low on $\overline{MR}$ asserts a reset. Reset remains asserted while $\overline{MR}$ is low, and for the timeout period (140ms min) after it returns high. $\overline{MR}$ has an internal 50k $\Omega$ pull-up resistor, so it can be left open if not used. This input can be driven with CMOS logic levels or with open-drain/collector outputs. Connect a normally open momentary switch from $\overline{MR}$ to GND to create a manual reset function; external debounce circuitry is not required. If $\overline{MR}$ is driven from long cables or the device is used in a noisy environment, connect a 0.1 $\mu F$ capacitor from $\overline{MR}$ to GND to provide additional noise immunity. ### **Applications Information** #### **Negative-Going Vcc Transients** These supervisors are relatively immune to short-duration, negative-going $V_{\rm CC}$ transients (glitches), which usually do not require the entire system to shut down. Resets are issued to the $\mu P$ during power-up, power-down, and brownout conditions. The <u>Typical Operating Characteristics</u> show a graph of the ADPL62935 Maximum $V_{\rm CC}$ Transient Duration vs. Reset Threshold Overdrive, for which reset pulses are not generated. The graph was produced using negative-going $V_{\rm CC}$ pulses, starting at the standard monitored voltage and ending below the reset threshold by the magnitude indicated (reset threshold overdrive). The graph shows the maximum pulse width that a negative-going $V_{\rm CC}$ transient can typically have without triggering a reset pulse. As the amplitude of the transient increases (that is, goes farther below the reset threshold), the maximum allowable pulse width decreases. Typically, a $V_{\rm CC}$ transient that goes 100mV below the reset threshold and lasts for 20 $\mu$ s or less will not trigger a reset pulse. Figure 8. Reset Timing Diagram ## **Typical Operating Circuit** ## **Ordering Information** | PART* | TEMP RANGE | PIN-PACKAGE | | |----------------|-----------------|-------------|--| | ADPL62935SUK+ | -40°C to +125°C | 5 SOT23-5 | | | ADPL62935SUK+T | -40°C to +125°C | 5 SOT23-5 | | | ADPL62935_UK+ | -40°C to +125°C | 5 SOT23-5 | | | ADPL62935_UK+T | -40°C to +125°C | 5 SOT23-5 | | <sup>\*</sup>Insert the desired suffix letter (from the Threshold Suffix Guide) into the blank to complete the part number <sup>+</sup>T Tape and Reel ADPL62935 ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-------------------------|------------------| | 0 | 01/24 | Release to market intro | _ |