

# 24-Bit, 2 MSPS, µModule Data Acquisition Solution

#### **FEATURES**

- ▶ Highly integrated data acquisition solution
  - ▶ Differential PGIA with selectable input range
  - ▶ Input ranges for 5 V VREF: ±15 V, ±9 V, ±2.25 V, ±0.75 V
  - ▶ Wide input common-mode voltage range up to -8 V/+10 V
  - ▶ Gain error: ±0.05% FS typical
  - ► Gain error drift: ±4 ppm/°C maximum
- ▶ High density, 14 mm × 9 mm, 0.8 mm pitch, 178-ball CSP BGA
  - ▶ 4× footprint reduction vs discrete solution
  - ▶ On-board reference buffer with an internal VCM generation
- ▶ Combined precision AC and DC performance
  - ▶ Total system dynamic range up to 128 dB typical
  - ▶ Throughput: 2 MSPS, no pipeline delay
  - ▶ Guaranteed 24-bit no missing codes
  - ▶ INL: ±1 ppm typical
  - $\triangleright$  SINAD: 106 dB typical (VREF = 5 V),  $f_{IN}$  = 1 kHz, G = 1/3
  - ▶ Input bias current: -30 pA typical

- ► Common-mode rejection ratio: 95 dB typical
- Zero error drift: ±3.1 μV/°C maximum
- ► Total power dissipation: 420 mW typical at 2 MSPS
- ► Electrically isolated, 1.8 V I<sup>2</sup>C-compatible temperature sensor
- ► Flexi-SPI digital interface
  - ▶ 1, 2, or 4 SDO lanes allows slower SCK
  - ▶ Echo clock mode simplifies use of digital isolator
  - ▶ Compatible with 1.2 V to 1.8 V logic
- ▶ PGIA gain control (A0, A1) interface

#### **APPLICATIONS**

- ▶ Automatic test equipment
- ▶ Machine automation
- Process controls
- Medical and industrial instrumentation
- ▶ Digital control loops

# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1. Functional Block Diagram

# **TABLE OF CONTENTS**

| Features1                                      | Layout Guidelines                   | 56 |
|------------------------------------------------|-------------------------------------|----|
| Applications1                                  | Registers                           | 57 |
| Functional Block Diagram1                      | Register Details                    |    |
| General Description3                           | Interface Configuration A Register  | 58 |
| Specifications4                                | Interface Configuration B Register  | 58 |
| Timing Specifications 8                        | Device Configuration Register       |    |
| Absolute Maximum Ratings14                     | Chip Type Register                  | 59 |
| Thermal Resistance14                           | Product ID Low Register             | 59 |
| Electrostatic Discharge (ESD) Ratings14        | Product ID High Register            |    |
| ESD Caution14                                  | Chip Grade Register                 | 60 |
| Pin Configuration and Function Descriptions 15 | Scratch Pad Register                | 60 |
| Typical Performance Characteristics18          | SPI Revision Register               | 60 |
| Terminology29                                  | Vendor ID Low Register              | 61 |
| Theory of Operation30                          | Vendor ID High Register             | 61 |
| Overview 30                                    | Stream Mode Register                | 61 |
| Transfer Function30                            | Interface Status A Register         | 61 |
| Signal Chain Operation31                       | EXIT Configuration Mode Register    | 62 |
| Digital Sample Processing Features31           | Averaging Mode Register             | 62 |
| Temperature Sensor Operation32                 | Offset Registers                    | 62 |
| Applications Information36                     | Gain Registers                      | 63 |
| Typical Application Diagram36                  | Modes Register                      | 64 |
| Reference Circuitry Design41                   | Internal Oscillator Register        | 64 |
| ADC Reset42                                    | Output Driver Register              | 65 |
| Power Supplies42                               | Test Pattern Registers              | 65 |
| Serial Interface44                             | Digital Diagnostics Register        | 66 |
| SPI Signals44                                  | Digital Errors Register             | 66 |
| Sample Conversion Timing and Data              | Temperature Sensor Registers        | 67 |
| Transfer46                                     | Temperature Sensor Register Details | 68 |
| Clocking Modes47                               | Configuration and Status Register   | 68 |
| Data Clocking Requirements and Timing50        | Outline Dimensions                  | 69 |

analog.com Rev. PrE | 2 of 69

#### **GENERAL DESCRIPTION**

The ADAQ4224 is a  $\mu$ Module precision data acquisition (DAQ) signal chain solution that reduces the development cycle of a precision measurement system by transferring the signal chain design challenge of component selection, optimization, and layout from the designer to the device. With a guaranteed maximum  $\pm$ TBD ppm INL and no missing codes at 24 bits, the ADAQ4224 achieves unparalleled precision from  $-40^{\circ}$ C to  $+105^{\circ}$ C.

Using system-in-package (SIP) technology, the ADAQ4224 combines the common signal processing blocks required in a data acquisition solution in a small footprint, 14 mm × 9mm, 0.8 mm pitch, 178-ball CSP BGA package.

The ADAQ4224 integrates the following:

- A low noise, high bandwidth programmable gain instrumentation amplifier (PGIA)
- ► A low noise anti-aliasing filter
- ▶ A low noise, low distortion, high bandwidth ADC driver
- A high precision 24-bit, 2 MSPS successive approximation register (SAR) ADC
- ▶ An electrically isolated, I<sup>2</sup>C compatible temperature sensor with excellent accuracy of ±1°C maximum.
- ▶ Performance critical passives

The ADAQ4224 incorporates the critical passive components with superior matching and drift characteristics using Analog Devices, Inc., iPassive technology to minimize temperature dependent error sources and to offer optimized performance. Integrating the critical power supply and reference bypass capacitors reduce sensitivity to the system level board layout. Reducing the solution footprint enables addition of more functions within the system and hence the smaller form factor instruments without sacrificing performance.

The system integration solves many design challenges while the  $\mu$ Module still provides the flexibility of a configurable PGIA to allow gain or attenuation adjustments, as well as supports the acquisition of both single-ended and differential signals. The fast settling of the PGIA and ADC driver stage and no latency of the SAR ADC provide a unique solution for high channel count, multiplexed signal chain architectures and control loop applications.

The digital features include Flexi-SPI serial peripheral interface (SPI), which allow data access via multiple SPI modes as well as offset correction, gain adjustment, and averaging and reduce burden on the host processor. A wide data clocking window, multiple SDO lanes, and optional DDR data clocking reduce the serial clock frequency while operating at full speed of 2 MSPS and make it easier to isolate the DAQ solution, which reduces power dissipation and EMI. Echo clock mode and host clock mode of the ADAQ4224 relax the timing requirements and simplify the use of digital isolators.

The Flexi-SPI, PGIA gain control and I<sup>2</sup>C-compatible temperature sensor serial user interface is compatible with 1.2 V to 1.8 V, 2.5 V, 3 V, or 5 V logic, using a separate VIO supply. The ADAQ4224 operation is specified from -40°C to +105°C.

analog.com Rev. PrE | 3 of 69

 $VDDH = 18 \text{ V}, VSSH = -18 \text{ V}, VDD\_FDA = 5.4 \text{ V}, VSS\_FDA = 0, VDD\_5 \text{ V} = 5.4 \text{ V}, VLDO = 5.4 \text{ V}, VIO = 1.8 \text{ V}, VDD = 3.3 \text{ V}, REFIN = 5 \text{ V}, sampling frequency } (f_S) = 2 \text{ MSPS}, all gains, and all specifications } T_{MIN} \text{ to } T_{MAX}, unless otherwise noted.}$ 

Table 1. Specifications

| Parameter                                         | Test Conditions/Comments        | Min   | Тур              | Max   | Unit   |
|---------------------------------------------------|---------------------------------|-------|------------------|-------|--------|
| RESOLUTION                                        |                                 | 24    |                  |       | Bits   |
| DIFFERENTIAL INPUT VOLTAGE RANGE, V <sub>IN</sub> | V <sub>IN</sub> = ± REFIN/Gain  |       |                  |       |        |
|                                                   | Gain = 1/3                      | -15   |                  | +15   | V      |
|                                                   | Gain = 5/9                      | -9    |                  | +9    | V      |
|                                                   | Gain = 20/9                     | -2.25 |                  | +2.25 | V      |
|                                                   | Gain = 20/3                     | -0.75 |                  | +0.75 | V      |
| Analog Font-End Gain (G)                          | A0 = low, A1 = low              |       | 1/3              |       | V/V    |
|                                                   | A0 = high, A1 = low             |       | 5/9              |       | V/V    |
|                                                   | A0 = low, A1 = high             |       | 20/9             |       | V/V    |
|                                                   | A0 = high, A1 = high            |       | 20/3             |       | V/V    |
| Input Common-Mode Voltage Range                   | All gains                       | -8    |                  | +10   | V      |
| Common-Mode Rejection Ratio (CMRR)                | DC                              |       | 95               |       | dB     |
| Input Current <sup>1</sup>                        | IN+, IN−, T <sub>A</sub> = 25°C | -130  | -30              | +75   | pA     |
| Input Resistance                                  | IN+, IN-                        |       | 10 <sup>12</sup> |       | Ω      |
| Input Capacitance                                 | IN+, IN-                        |       | 13.8             |       | pF     |
| THROUGHPUT                                        |                                 |       |                  |       |        |
| Complete Cycle                                    |                                 | 500   |                  |       | ns     |
| Conversion Time                                   |                                 | 264   | 282              | 300   | ns     |
| Acquisition Phase <sup>2</sup>                    |                                 | 244   | 260              | 275   | ns     |
| Throughput Rate                                   |                                 | 0     |                  | 2     | MSPS   |
| DC ACCURACY                                       |                                 |       |                  |       |        |
| No Missing Codes                                  |                                 | 24    |                  |       | Bits   |
| Integral Nonlinearity Error (INL)                 | All gains, VSS_FDA = -1V        | TBD   | ±1               | TBD   | ppm    |
| Differential Nonlinearity Error (DNL)             | All gains, VSS_FDA = -1V        | TBD   | ±0.5             | TBD   | LSB    |
| Transition Noise                                  | G = 1/3                         |       | 75.04            |       | LSBrms |
|                                                   | G = 5/9                         |       | 47.69            |       | LSBrms |
|                                                   | G = 20/9                        |       | 14.17            |       | LSBrms |
|                                                   | G = 20/3                        |       | 6.67             |       | LSBrms |
| Zero Error                                        | G = 1/3                         | -TBD  | ±270             | +TBD  | μV     |
|                                                   | G = 5/9                         | -TBD  | ±160             | +TBD  | μV     |
|                                                   | G = 20/9                        | -TBD  | ±45              | +TBD  | μV     |
|                                                   | G = 20/3                        | -TBD  | ±25              | +TBD  | μV     |
| Zero Error Drift                                  | T= 20°C to 85°C                 |       |                  |       |        |
|                                                   | G = 1/3                         | -3.1  | ±0.6             | +3.1  | μV/°C  |
|                                                   | G = 5/9                         | -2.3  | ±0.41            | +2.3  | μV/°C  |
|                                                   | G = 20/9                        | -1.74 | ±0.29            | +1.74 | μV/°C  |
|                                                   | G = 20/3                        | -1.7  | ±0.28            | +1.7  | μV/°C  |
| Gain Error                                        | REFIN = 5 V                     | TBD   | ±0.05            | TBD   | %FS    |
| Gain Error Drift                                  | REFIN = 5 V, T = 0°C to 70°C    | -4    |                  | +4    | ppm/°C |
| Power Supply Rejection Ratio (PSRR)               | VDDH = +15 V to +18 V step      |       | 130              |       | dB     |
| 117, 7                                            | VSSH = -15 V to -18 V step      |       | 133              |       | dB     |
|                                                   | VDD_FDA = +4.5 V to +5.5 V step |       | 120              |       | dB     |
|                                                   | VSS FDA = 0 V to -1 V step      |       | 103              |       | dB     |
|                                                   | VDD_5V = +5.3 V to +5.5 V step  |       | 109              |       | dB     |
|                                                   | VLDO = +5.3 V to +5.5 V step    |       | TBD              |       | dB     |
| Low Frequency Noise <sup>3</sup>                  | Bandwidth = 0.1 Hz to 10 Hz     |       | 1.3              |       | μV p-p |

analog.com Rev. PrE | 4 of 69

Table 1. Specifications (Continued)

| Parameter                                    | Test Conditions/Comments                      | Min   | Тур   | Max   | Unit   |
|----------------------------------------------|-----------------------------------------------|-------|-------|-------|--------|
| AC ACCURACY                                  |                                               |       |       |       |        |
| Dynamic Range                                | G = 1/3                                       |       | 107.5 |       | dB     |
|                                              | G = 5/9                                       |       | 107   |       | dB     |
|                                              | G = 20/9                                      |       | 105.5 |       | dB     |
|                                              | G = 20/3                                      |       | 102.5 |       | dB     |
| Total System Dynamic Range                   |                                               |       | 128   |       | dB     |
| Noise Spectral Density (NSD)                 | f <sub>IN</sub> = 10 kHz                      |       |       |       |        |
|                                              | G = 1/3                                       |       | 68.68 |       | nV/√Hz |
|                                              | G = 5/9                                       |       | 43.65 |       | nV/√Hz |
|                                              | G = 20/9                                      |       | 13.48 |       | nV/√Hz |
|                                              | G = 20/3                                      |       | 6.69  |       | nV/√Hz |
| Total RMS Noise,RTI                          | G = 1/3                                       |       | 44.73 |       | μV RMS |
|                                              | G = 5/9                                       |       | 28.43 |       | μV RMS |
|                                              | G = 20/9                                      |       | 8.45  |       | μV RMS |
|                                              | G = 20/3                                      |       | 3.97  |       | μV RMS |
| Signal-to-Noise Ratio (SNR)                  | f <sub>IN</sub> = 1 kHz, −0.5 dBFS            |       |       |       |        |
|                                              | G = 1/3                                       |       | 106.5 |       | dB     |
|                                              | G = 5/9                                       |       | 106   |       | dB     |
|                                              | G = 20/9                                      |       | 104.5 |       | dB     |
|                                              | G = 20/3                                      |       | 100.5 |       | dB     |
| Spurious-Free Dynamic Range (SFDR)           | f <sub>IN</sub> = 1 kHz, −0.5 dBFS, all gains |       | 118   |       | dB     |
| Total Harmonic Distortion (THD)              | $f_{IN} = 1 \text{ kHz}, -0.5 \text{ dBFS}$   |       |       |       |        |
|                                              | G = 1/3, G = 20/9, G = 20/3                   |       | -123  |       | dB     |
|                                              | G = 5/9                                       |       | -116  |       | dB     |
| Signal-to-Noise-and-Distortion (SINAD) Ratio | $f_{IN} = 1 \text{ kHz}, -0.5 \text{ dBFS}$   |       |       |       |        |
|                                              | G = 1/3                                       |       | 106   |       | dB     |
|                                              | G = 5/9                                       |       | 105.5 |       | dB     |
|                                              | G = 20/9                                      |       | 104   |       | dB     |
|                                              | G = 20/3                                      |       | 100   |       | dB     |
| Oversampled Dynamic Range                    | OSR = 2                                       |       | 108   |       | dB     |
|                                              | OSR = 1024                                    |       | 134   |       | dB     |
| −3 dB Input Bandwidth                        | V <sub>OUTDIFF</sub> = 2 V p-p                |       |       |       |        |
|                                              | G = 1/3                                       |       | 270   |       | kHz    |
|                                              | G = 5/9                                       |       | 270   |       | kHz    |
|                                              | G = 20/9                                      |       | 250   |       | kHz    |
|                                              | G = 20/3                                      |       | 225   |       | kHz    |
| Aperture Delay                               |                                               |       | 0.7   |       | ns     |
| Aperture Jitter                              |                                               |       | 1.4   |       | ps RMS |
| NTERNAL REFERENCE BUFFER                     | External reference drives REFIN               |       |       |       |        |
| REFIN Voltage Range                          | 5.3 V ≤ VDD_5V ≤ 5.5 V                        | 4.95  | 5     | 5.05  | V      |
|                                              | 4.8 V ≤ VDD_5V ≤ 5.25 V                       |       | 4.5   |       | V      |
|                                              | 4.75 V ≤ VDD_5V ≤ 5.25 V                      | 4.046 | 4.096 | 4.146 | V      |
| REFIN Bias Current                           | REFIN = 5V                                    | TBD   | 10    | TBD   | μA     |
| REFIN Input Impedance                        |                                               |       | 500   |       | kΩ     |
| REFIN Input Capacitance                      |                                               |       | 40    |       | pF     |
| Reference Buffer Offset Error                | REFIN = 5 V, T <sub>A</sub> = 25°C            | -100  | ±25   | +100  | μV     |
|                                              | REFIN = 4.5 V, T <sub>A</sub> = 25°C          |       | ±25   |       | μV     |
|                                              | REFIN = 4.096 V, T <sub>A</sub> = 25°C        | -100  | ±25   | +100  | μV     |
| Reference Buffer Offset Drift                |                                               |       | ±0.3  |       | μV/°C  |

analog.com Rev. PrE | 5 of 69

Table 1. Specifications (Continued)

| Parameter                                           | Test Conditions/Comments                         | Min                                                                             | Тур    | Max         | Unit |
|-----------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------|--------|-------------|------|
| Power-On Settling Time                              |                                                  |                                                                                 | 3      |             | ms   |
| DIGITAL INPUTS, ADC                                 | 1.14 V ≤ VIO ≤ 1.89 V                            |                                                                                 |        |             |      |
| Logic Levels                                        |                                                  |                                                                                 |        |             |      |
| Input Voltage Low (V <sub>IL</sub> )                |                                                  | -0.3                                                                            |        | +0.35 × VIO | V    |
| Input Voltage High (V <sub>IH</sub> )               |                                                  | 0.65 × VIO                                                                      |        | VIO + 0.3   | V    |
| Input Current Low (I <sub>IL</sub> )                |                                                  | -10                                                                             |        | +10         | μA   |
| Input Current High (I <sub>IH</sub> )               |                                                  | -10                                                                             |        | +10         | μA   |
| Input Pin Capacitance                               |                                                  |                                                                                 | 2      |             | pF   |
| DIGITAL INPUTS, A0 and A1                           |                                                  |                                                                                 |        |             |      |
| Logic Levels                                        |                                                  |                                                                                 |        |             |      |
| Input Voltage Low (V <sub>IL</sub> )                |                                                  | 2                                                                               |        |             | V    |
| Input Voltage High (V <sub>IH</sub> )               |                                                  |                                                                                 |        | 0.8         | V    |
| Input Current (I <sub>IL</sub> or I <sub>IH</sub> ) |                                                  |                                                                                 | 0.002  |             | μA   |
| Input Pin Capacitance                               |                                                  |                                                                                 | 2      |             | pF   |
| DIGITAL INPUTS, FDA                                 |                                                  |                                                                                 |        |             |      |
| PDB_FDA Input Current                               | PDB_FDA = VDD_FDA or 0V                          |                                                                                 | 50     |             | nA   |
| DIGITAL INPUTS, TEMPERATURE SENSOR (SDA             |                                                  |                                                                                 |        |             |      |
| AND SCL)                                            |                                                  |                                                                                 |        |             |      |
| Logic Levels                                        |                                                  |                                                                                 |        |             |      |
| Input Voltage Low (V <sub>IL</sub> )                |                                                  | -0.5                                                                            |        | VDD × 0.3   | V    |
| Input Voltage High (V <sub>IH</sub> )               | VDD = 3.3V                                       | VDD × 0.7                                                                       |        | 3.6         | V    |
| Input High Leakage Current                          |                                                  |                                                                                 |        | +1          | μA   |
| Input Low Leakage Current                           |                                                  | -1                                                                              | ±0.005 | +1          | μA   |
| Input Capacitance                                   |                                                  |                                                                                 | 5      |             | pF   |
| DIGITAL OUTPUTS                                     | 1.14 V ≤ VIO ≤ 1.89 V                            | Conversion<br>results available<br>immediately after<br>completed<br>conversion |        |             |      |
| Pipeline Delay                                      |                                                  |                                                                                 |        |             |      |
| Output Voltage Low (V <sub>OL</sub> )               | Sink current (I <sub>SINK</sub> ) = 2 mA         |                                                                                 |        | 0.25 × VIO  | V    |
| Output Voltage High (V <sub>OH</sub> )              | Source current (I <sub>SOURCE</sub> ) = 2 mA     | 0.75 × VIO                                                                      |        |             | V    |
| LDO CHARACTERISTICS                                 |                                                  |                                                                                 |        |             |      |
| VDD_1.8V Output Voltage                             |                                                  | TBD                                                                             | 1.8    | TBD         | V    |
| Load Regulation                                     | Output current (I <sub>OUT</sub> ) = 1 mA to TBD |                                                                                 | TBD    |             | %/mA |
| Dropout Voltage <sup>4</sup>                        | I <sub>OUT</sub> = 20 mA                         |                                                                                 | TBD    |             | mV   |
| Start-up Time <sup>5</sup>                          |                                                  |                                                                                 | TBD    |             |      |
| Current Limit Threshold                             |                                                  |                                                                                 | TBD    |             | mA   |
| EN_LDO Input Current                                | EN_LDO = VLDO                                    |                                                                                 | 0.001  | 1           | μA   |
| Thermal Shutdown Threshold                          |                                                  |                                                                                 | 150    |             | °C   |
| Thermal Shutdown Hysteresis                         |                                                  |                                                                                 | 15     |             | °C   |
| TEMPERATURE SENSOR CHARACTERISTICS                  |                                                  |                                                                                 |        |             |      |
| Temperature Measurement Error                       | $T = -40^{\circ}C \text{ to } +105^{\circ}C$     | TBD                                                                             | ±0.3   | TBD         | °C   |
| Conversion Time                                     | 10-bit resolution, T = 25°C                      |                                                                                 | 35     | 150         | ms   |
| Temperature Resolution                              | 12-bit (Configuration Bits[D6:D5] = 11)          |                                                                                 | 0.0625 |             | °C   |
|                                                     | 10-bit (Configuration Bits[D6:D5] = 10)          |                                                                                 | 0.25   |             | °C   |
|                                                     | 9-bit (Configuration Bits[D6:D5] = 01)           |                                                                                 | 0.5    |             | °C   |
|                                                     | 8-bit (Configuration Bits[D6:D5] = 00)           |                                                                                 | 1.0    |             | °C   |
| First Conversion Completed                          | After VDD exceeds 1.6 V                          |                                                                                 |        | 500         | ms   |

analog.com Rev. PrE | 6 of 69

Table 1. Specifications (Continued)

| Parameter                 | Test Conditions/Comments                                              | Min          | Тур | Max          | Unit |
|---------------------------|-----------------------------------------------------------------------|--------------|-----|--------------|------|
| ISOLATION LEAKAGE CURRENT | ±250 V between GND and TMP_GND planes                                 |              | 1   |              | nA   |
| POWER SUPPLIES            |                                                                       |              |     |              |      |
| VDDH                      |                                                                       | TBD          | 18  | TBD          | V    |
| VSSH                      |                                                                       | TBD          | -18 | TBD          | V    |
| VDD_FDA                   |                                                                       | 3            | 5.4 | VSS_FDA + 10 | V    |
| VSS_FDA                   |                                                                       | VDD_FDA - 10 | 0   | +0.1         | V    |
| VDD_5V                    | REF = 5 V                                                             | 5.3          | 5.4 | 5.5          | V    |
|                           | REF = 4.5 V                                                           | 4.8          | 5   | 5.25         | V    |
|                           | REF = 4.096 V                                                         | 4.75         | 5   | 5.25         | V    |
| VDD_1.8V                  |                                                                       | 1.71         | 1.8 | 1.89         | V    |
| VIO <sup>6</sup>          |                                                                       | 1.14         |     | 1.89         | V    |
| VDD                       |                                                                       | 3.0          | 3.3 | 3.6          | V    |
| VLDO                      |                                                                       | 2.2          | 5.4 | 5.5          | V    |
| Standby Current           | Inputs grounded                                                       |              |     |              |      |
| VDDH                      |                                                                       |              | 8.5 |              | mA   |
| VSSH                      |                                                                       |              | 8.5 |              | mA   |
| VDD_FDA                   |                                                                       |              | 4   |              | mA   |
| VSS_FDA                   |                                                                       |              | 4   |              | mA   |
| VDD_5V                    |                                                                       |              | 500 |              | μA   |
| VIO                       |                                                                       |              | <1  |              | μA   |
| VDD                       |                                                                       |              | 2   | 6            | μA   |
| VLDO                      |                                                                       |              | 90  |              | μA   |
| Shutdown Current          | Inputs grounded                                                       |              |     |              |      |
| VDD_FDA                   | PDB_FDA = 0 V                                                         |              | 60  |              | μA   |
| VSS_FDA                   | PDB_FDA = 0 V                                                         |              | 60  |              | μA   |
| VDD_5V                    |                                                                       |              | 5   |              | μA   |
| VIO                       |                                                                       |              | <1  |              | μA   |
| VDD                       |                                                                       |              | TBD |              | μA   |
| VLDO                      | EN LDO = 0 V                                                          |              | 5   |              | μA   |
| Operating Current         | 2 MSPS, input = -0.5 dBFS                                             |              | Ü   |              | μ, , |
| VDDH                      | VDDH = +18 V                                                          |              | 8.7 |              | mA   |
| VSSH                      | VSSH = -18 V                                                          |              | 10  |              | mA   |
| VDD_5V                    | VDD_5V = 5.4 V                                                        |              | 2.7 | 3.2          | mA   |
| VDD_FDA/VSS_FDA           | VDD_FDA = 5V, VSS_FDA = 0 V                                           |              | 5.6 | TBD          | mA   |
| VIO                       | VIO = 1.8 V, 1-lane SDO                                               |              | 0.6 | 100          | mA   |
| VLDO                      | VIO - 1.0 V, I-lane ODO                                               |              | 8.2 | 11.2         | mA   |
| VDD                       | VDD = 3.3 V                                                           |              | 80  | 150          | μA   |
| Power Dissipation         | 2 MSPS                                                                |              | 420 | 100          | mW   |
| t <sub>RESET_DELAY</sub>  | After power-on, delay from VDD_5V and VDD_1.8V valid to RST assertion | 3            | 740 |              | ms   |
| t <sub>RESET_PW</sub>     | RST pulse width                                                       | 50           |     |              | ns   |
| TEMPERATURE RANGE         |                                                                       |              |     |              |      |
| Specified Performance     | T <sub>MIN</sub> to T <sub>MAX</sub>                                  | 40-          |     | +105         | °C   |

<sup>&</sup>lt;sup>1</sup> These specifications are not production tested but are supported by characterization data during the initial product release.

analog.com Rev. PrE | 7 of 69

<sup>&</sup>lt;sup>2</sup> The acquisition phase is the time available for the input sampling capacitors to acquire a new input with the ADC running at a throughput rate of 2 MSPS

 $<sup>^3</sup>$  See the low frequency noise plot in Figure 56. 1/f noise is canceled internally by auto-zeroing. Noise spectral density is substantially uniform from dc to  $f_8/2$ .

- 4 Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage.
- 5 Start-up time is defined as the time between the rising edge of EN\_LDO to VDD\_1.8V being at 90% of its nominal value.
- <sup>6</sup> When VIO < 1.4 V, Bit IO2X must be set to 1. See the Output Driver Register section.

#### **TIMING SPECIFICATIONS**

VDDH = 18V, VSSH = -18V, VDD\_FDA = 5.4V, VSS\_FDA = 0V, VDD\_5V = 5.4 V, VLDO = 5.4 V, VIO = 1.8 V, REFIN = 5 V, VDD = 3.3 V,  $f_S$  = 2 MSPS and all specifications are  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. See Figure 2 for the timing voltage levels. For VIO < 1.4 V, Bit IO2X must be set to 1.

Table 2. Digital Timing Interface

| Parameter <sup>1</sup>                             | Symbol            | Min  | Тур | Max  | Unit |
|----------------------------------------------------|-------------------|------|-----|------|------|
| Conversion Time: CNV Rising Edge to Data Available | t <sub>CONV</sub> | 264  | 282 | 300  | ns   |
| Acquisition Phase <sup>2</sup>                     | t <sub>ACQ</sub>  | 244  | 260 | 275  | ns   |
| Time Between Conversions                           | t <sub>CYC</sub>  | 500  |     |      | ns   |
| CNV High Time                                      | t <sub>CNVH</sub> | 10   |     |      | ns   |
| CNV Low Time                                       | t <sub>CNVL</sub> | 20   |     |      | ns   |
| Internal Oscillator Frequency                      | f <sub>osc</sub>  | 75.1 | 80  | 84.7 | MHz  |

<sup>1</sup> Timing specifications assume a 5 pF load capacitance on digital output pins. t<sub>CONV</sub>, t<sub>CYC</sub>, t<sub>SCK</sub> and t<sub>SCKOUT</sub> are production tested. All other timing specifications are guaranteed by characterization and design.

The acquisition phase is the time available for the input sampling capacitors to acquire a new input with the ADC running at a throughput rate of 2 MSPS.



Figure 2. Voltage Levels for Timing

Table 3. Register Read/Write Timing

| Parameter                                | Symbol            | Min  | Тур | Max  | Unit |
|------------------------------------------|-------------------|------|-----|------|------|
| CS Pulse Width                           | t <sub>CSPW</sub> | 10   |     |      | ns   |
| SCK Period                               | t <sub>sck</sub>  |      |     |      |      |
| VIO > 1.71 V                             |                   | 11.6 |     |      | ns   |
| VIO > 1.14 V                             |                   | 12.3 |     |      | ns   |
| SCK Low Time                             | t <sub>SCKL</sub> | 5.2  |     |      | ns   |
| SCK High Time                            | tscкн             | 5.2  |     |      | ns   |
| SCK Falling Edge to Data Remains Valid   | t <sub>HSDO</sub> | 2.1  |     |      | ns   |
| SCK Falling Edge to Data Valid Delay     | t <sub>DSDO</sub> |      |     |      |      |
| VIO > 1.71 V                             |                   |      |     | 9.4  | ns   |
| VIO > 1.14 V                             |                   |      |     | 11.8 | ns   |
| CS Rising Edge to SDO High Impedance     | tcsdis            |      |     | 9    | ns   |
| SDI Valid Setup Time to SCK Rising Edge  | t <sub>SSDI</sub> | 1.5  |     |      | ns   |
| SDI Valid Hold Time from SCK Rising Edge | t <sub>HSDI</sub> | 1.5  |     |      | ns   |
| CS Falling Edge to First SCK Rising Edge | tcssck            |      |     |      |      |

analog.com Rev. PrE | 8 of 69

Table 3. Register Read/Write Timing (Continued)

| Parameter                       | Symbol | Min  | Тур | Max | Unit |
|---------------------------------|--------|------|-----|-----|------|
| VIO > 1.71 V                    |        | 11.6 |     |     | ns   |
| VIO > 1.14 V                    |        | 12.3 |     |     | ns   |
| Last SCK Edge to CS Rising Edge | tsckcs | 5.2  |     |     | ns   |



Figure 3. Register Configuration Mode Write Timing



Figure 4. Register Configuration Mode Read Timing



Figure 5. Register Configuration Mode Command Timing

Table 4. SPI Compatible Mode Timing

| Parameter     | S  | Symbol | Min  | Тур | Max | Unit |
|---------------|----|--------|------|-----|-----|------|
| SCK Period    | ts | SCK    |      |     |     |      |
| VIO > 1.71 V  |    |        | 9.8  |     |     | ns   |
| VIO > 1.14 V  |    |        | 12.3 |     |     | ns   |
| SCK Low Time  | ts | SCKL   |      |     |     |      |
| VIO > 1.71 V  |    |        | 4.2  |     |     | ns   |
| VIO > 1.14 V  |    |        | 5.2  |     |     | ns   |
| SCK High Time | ts | SCKH   |      |     |     |      |

analog.com Rev. PrE | 9 of 69

Table 4. SPI Compatible Mode Timing (Continued)

| Parameter                                | Symbol              | Min  | Тур | Max | Unit |
|------------------------------------------|---------------------|------|-----|-----|------|
| VIO > 1.71 V                             |                     | 4.2  |     |     | ns   |
| VIO > 1.14 V                             |                     | 5.2  |     |     | ns   |
| SCK Falling Edge to Data Remains Valid   | t <sub>HSDO</sub>   | 1.4  |     |     | ns   |
| SCK Falling Edge to Data Valid Delay     | t <sub>DSDO</sub>   |      |     |     |      |
| VIO > 1.71 V                             |                     |      |     | 5.6 | ns   |
| VIO > 1.14 V                             |                     |      |     | 8.1 | ns   |
| CS Falling Edge to SDO Valid             | t <sub>CSEN</sub>   |      |     |     | ns   |
| VIO > 1.71 V                             |                     |      |     | 6.8 | ns   |
| VIO > 1.14 V                             |                     |      |     | 9.3 | ns   |
| CS Falling Edge to First SCK Rising Edge | t <sub>cssck</sub>  |      |     |     |      |
| VIO > 1.71 V                             |                     | 9.8  |     |     | ns   |
| VIO > 1.14 V                             |                     | 12.3 |     |     | ns   |
| Last SCK Edge to CS Rising Edge          | t <sub>SCKCS</sub>  | 4.2  |     |     | ns   |
| CS Rising Edge to SDO High Impedance     | t <sub>CSDIS</sub>  |      |     | 9   | ns   |
| CS Falling Edge to BUSY Rising Edge      | t <sub>CSBUSY</sub> |      | 6   |     | ns   |



Figure 6. SPI Clocking Mode 1-Lane SDR Timing

Table 5. Echo Clock Mode Timing, SDR, 1-Lane

| Parameter                                    | Symbol                                | Min  | Тур | Max  | Unit |
|----------------------------------------------|---------------------------------------|------|-----|------|------|
| SCK Period                                   | t <sub>SCK</sub>                      |      |     |      |      |
| VIO > 1.71 V                                 |                                       | 9.8  |     |      | ns   |
| VIO > 1.14 V                                 |                                       | 12.3 |     |      | ns   |
| SCK Low Time, SCK High Time                  | t <sub>SCKL</sub> , t <sub>SCKH</sub> |      |     |      |      |
| VIO > 1.71 V                                 |                                       | 4.2  |     |      | ns   |
| VIO > 1.14 V                                 |                                       | 5.2  |     |      | ns   |
| SCK Rising Edge to Data/SCKOUT Remains Valid | t <sub>HSDO</sub>                     | 1.1  |     |      | ns   |
| SCK Rising Edge to Data/SCKOUT Valid Delay   | t <sub>DSDO</sub>                     |      |     |      |      |
| VIO > 1.71 V                                 |                                       |      |     | 5.6  | ns   |
| VIO > 1.14 V                                 |                                       |      |     | 8.1  | ns   |
| CS Falling Edge to First SCK Rising Edge     | tcssck                                |      |     |      |      |
| VIO > 1.71 V                                 |                                       | 9.8  |     |      | ns   |
| VIO > 1.14 V                                 |                                       | 12.3 |     |      | ns   |
| Skew Between Data and SCKOUT                 | t <sub>skew</sub>                     | -0.4 | 0   | +0.4 | ns   |
| Last SCK Edge to CS Rising Edge              | tsckcs                                | 4.2  |     |      | ns   |
| CS Rising Edge to SDO High Impedance         | tcspis                                |      |     | 9    | ns   |

analog.com Rev. PrE | 10 of 69



Figure 7. Echo Clock Mode Timing, SDR, 1-Lane

Table 6. Echo Clock Mode Timing, DDR, 1-Lane

| Parameter                                | Symbol                                | Min  | Тур | Max  | Unit |
|------------------------------------------|---------------------------------------|------|-----|------|------|
| SCK Period                               | t <sub>SCK</sub>                      | 12.3 |     |      | ns   |
| SCK Low Time, SCK High Time              | t <sub>SCKL</sub> , t <sub>SCKH</sub> | 5.2  |     |      | ns   |
| SCK Edge to Data/SCKOUT Remains Valid    | t <sub>HSDO</sub>                     | 1.1  |     |      | ns   |
| SCK Edge to Data/SCKOUT Valid Delay      | t <sub>DSDO</sub>                     |      |     |      |      |
| VIO > 1.71 V                             |                                       |      |     | 6.2  | ns   |
| VIO > 1.14 V                             |                                       |      |     | 8.7  | ns   |
| CS Falling Edge to First SCK Rising Edge | tcssck                                | 12.3 |     |      | ns   |
| Skew Between Data and SCKOUT             | t <sub>skew</sub>                     | -0.4 | 0   | +0.4 | ns   |
| Last SCK Edge to CS Rising Edge          | tsckcs                                | 9    |     |      | ns   |
| CS Rising Edge to SDO High Impedance     | t <sub>CSDIS</sub>                    |      |     | 9    | ns   |



Figure 8. Echo Clock Mode Timing, DDR, 1-Lane

analog.com Rev. PrE | 11 of 69

Table 7. Host Clock Mode Timing

| Parameter                                   | Symbol                | Min                        | Тур  | Max                      | Unit |
|---------------------------------------------|-----------------------|----------------------------|------|--------------------------|------|
| SCK Period                                  | t <sub>scкоит</sub>   |                            |      |                          |      |
| OSC_DIV = No Divide                         |                       | 11.8                       | 12.5 | 13.3                     | ns   |
| OSC_DIV = Divide by 2                       |                       | 23.6                       | 25   | 26.6                     | ns   |
| OSC_DIV = Divide by 4                       |                       | 47.4                       | 50   | 53.2                     | ns   |
| SCK Low Time                                | t <sub>SCKOUTL</sub>  | 0.45 × t <sub>SCKOUT</sub> |      | $0.55 \times t_{SCKOUT}$ | ns   |
| SCK High Time                               | t <sub>scкоитн</sub>  | 0.45 × t <sub>SCKOUT</sub> |      | $0.55 \times t_{SCKOUT}$ | ns   |
| CS Falling Edge to First SCKOUT Rising Edge | t <sub>DSCKOUT</sub>  |                            |      |                          |      |
| VIO > 1.71 V                                |                       | 10                         | 13.6 | 19                       | ns   |
| VIO > 1.14 V                                |                       | 10                         | 15   | 21                       | ns   |
| Skew Between Data and SCKOUT                | t <sub>SKEW</sub>     | -0.4                       | 0    | +0.4                     | ns   |
| Last SCKOUT Edge to CS Rising Edge          | t <sub>SCKOUTCS</sub> | 5.2                        |      |                          | ns   |
| CS Rising Edge to SDO High Impedance        | t <sub>CSDIS</sub>    |                            |      | 9                        | ns   |



Figure 9. Host Clock Mode Timing, SDR, 1-Lane



Figure 10. Host Clock Mode Timing, DDR, 1-Lane

Table 8. Temperature Sensor I<sup>2</sup>C Timing

| Parameter                                       | Symbol              | Min  | Тур | Max | Unit |
|-------------------------------------------------|---------------------|------|-----|-----|------|
| Serial Clock Frequency                          | f <sub>SCL</sub>    | 20   |     | 1M  | Hz   |
| Bus Free Time Between Start and Stop Conditions | t <sub>BUF</sub>    | 0.5  |     |     | μs   |
| START Condition Hold Time                       | t <sub>HD:STA</sub> | 0.26 |     |     | μs   |
| STOP Condition Setup Time <sup>1</sup>          | t <sub>SU:STO</sub> | 0.26 |     |     | μs   |
| Clock Low Period                                | t <sub>LOW</sub>    | 0.5  |     |     | μs   |

analog.com Rev. PrE | 12 of 69

Table 8. Temperature Sensor I<sup>2</sup>C Timing (Continued)

| Parameter                                               | Symbol               | Min            | Тур | Max | Unit |
|---------------------------------------------------------|----------------------|----------------|-----|-----|------|
| Clock High Period                                       | t <sub>HIGH</sub>    | 0.26           |     |     | μs   |
| Start Condition Setup Time <sup>2</sup>                 | t <sub>SU:STA</sub>  | 0.26           |     |     | μs   |
| Data Setup Time <sup>3</sup>                            | t <sub>SU:DAT</sub>  | 50             |     |     | ns   |
| Data In Hold Time <sup>4</sup>                          | t <sub>HD:DAT</sub>  | 0              |     |     | μs   |
| SCL/SDA Rise Time                                       | t <sub>R</sub>       |                |     | 120 | ns   |
| SCL/SDA Fall Time <sup>5</sup>                          | t <sub>F</sub>       | 20 ×(VDD/5.5V) |     | 120 | ns   |
| SCL Time Low for Reset of Serial Interface <sup>6</sup> | t <sub>TIMEOUT</sub> | 10             |     | 85  | ms   |

<sup>1 90%</sup> of SCL to 10% of SDA

<sup>6</sup> Holding the SCL line low for a time greater than t<sub>TIMEOUT</sub> causes the device to reset SDA to the idle state of the serial bus communication (SDA released)



Figure 11. Temperature Sensor I<sup>2</sup>C Timing Diagram

analog.com Rev. PrE | 13 of 69

<sup>&</sup>lt;sup>2</sup> 90% of SCL to 10% of SDA

<sup>3 10%</sup> of SDA to 10% of SCL

<sup>&</sup>lt;sup>4</sup> 10% of SCL to 10% of SDA

 $<sup>^{5}</sup>$   $C_{B}$  = total capacitance of one bus line in pF. Tested with  $C_{B}$  = 400 pF

#### **ABSOLUTE MAXIMUM RATINGS**

Table 9. Absolute Maximum Ratings

| Parameter                                    | Rating                       |
|----------------------------------------------|------------------------------|
| Analog Inputs                                |                              |
| Input Voltage, IN+, IN-                      | VSSH - 0.2 V to VDDH + 0.2 V |
| REFIN to GND                                 | -0.3 V to VDD_5V + 0.3 V     |
| Input Current <sup>1</sup>                   | ±20 mA                       |
| Supply Voltage                               |                              |
| VDDH                                         | VDDH + 0.2 V                 |
| VSSH                                         | VSSH - 0.2 V                 |
| VDD_FDA to GND                               | 11 V                         |
| VDD_5V to GND                                | -0.3 V to +6.0 V             |
| VIO to GND                                   | -0.3 V to +2.1 V             |
| VLDO to GND                                  | -0.3 V to +6.5 V             |
| VDD to TMP_GND                               | -0.3 V to +4 V               |
| Digital Inputs to GND                        | -0.3 V to VIO + 0.3 V        |
| CNV to GND                                   | -0.3 V to VIO + 0.3 V        |
| RSEL, ALARM, SCL, SDA to TMP_GND             | -0.3 V to +4 V               |
| Digital Outputs to GND                       | -0.3 V to VIO + 0.3 V        |
| Storage Temperature Range                    | -40°C to +125°C              |
| Operating Junction Temperature Range         | -40°C to +125°C              |
| Maximum Reflow (Package Body)<br>Temperature | 260°C                        |

The input pins have clamp diodes connected to the power supply pins. Limit the input current to 20 mA or less whenever input signals exceed the power supply rail by 0.3 V.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

Table 10. Thermal Resistance

| Package Type | $\theta_{JA}$ | $\theta_{JC}$ | Unit |  |
|--------------|---------------|---------------|------|--|
| TBD          | TBD           | TBD           | °C/W |  |

# **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

Field induced charged device model (FICDM) per ANSI/ESDA/JEDEC JS-002.

## **ESD Ratings for ADAQ4224**

Table 11. ADAQ4224, 178-Ball CSP\_BGA

| ESD Model | Withstand Threshold (kV) | Class |
|-----------|--------------------------|-------|
| HBM       | TBD                      | 3A    |
| FICDM     | TBD                      | C3    |

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev. PrE | 14 of 69

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

|   | 1   | 2   | 3    | 4    | 5    | 6           | 7           | 8    | 9    | 10   | 11    | 12           | 13          | 14  | 15    | 16    | 17              |
|---|-----|-----|------|------|------|-------------|-------------|------|------|------|-------|--------------|-------------|-----|-------|-------|-----------------|
| Α | GND | GND | GND  | GND  | VDDH | VDDH        | GND         | GND  | GND  | GND  | GND   |              | TMP_<br>GND | VDD | ALARM |       | (GND)           |
| В | GND | GND | GND  | GND  | GND  | GND         | GND         | GND  | GND  | GND  | GND   |              | RSEL        | SCL | SDA   |       | GND             |
| С | INP | GND | VSSH | VSSH | GND  | INN         | INN         | GND  | GND  | GND  | GND   |              |             |     |       |       | GND             |
| D | INP | GND | GND  | GND  | GND  | GND         | GND         | GND  | GND  | GND  | REFIN | VDD_<br>5V   | GND         | GND | CNV   | RSTB  | (VIO)           |
| E | GND | GND | (A1) | Α0   | GND  | VDD_<br>FDA | GND         | GND  | OUTP | ADCP | GND   | VDD_<br>5V   | GND         | GND | IOGND | IOGND | (VIO)           |
| F | GND | GND | GND  | GND  | GND  | VDD_<br>FDA | GND         | GND  | OUTN | ADCN | GND   | GND          | GND         | GND | IOGND | SDO3  | SDO1            |
| G | GND | GND | VSSH | VSSH | GND  | GND         | DNC         | GND  | GND  | GND  | DNC   | DNC          | GND         | GND | IOGND | SDO2  | SDO0            |
| н | GND | GND | GND  | GND  | GND  | GND         | PDB_<br>FDA | GND  | GND  | GND  | DNC   | DNC          | GND         | GND | IOGND | IOGND | BUSY_<br>SCKOUT |
| J | GND | GND | VDDH | VDDH | GND  | VSS_<br>FDA | GND         | GND  | GND  | NIC  | GND   | GND          | GND         | GND | IOGND | DNC   | DNC             |
| κ | GND | GND | GND  | GND  | GND  | VSS_<br>FDA | GND         | GND  | GND  | NIC  | GND   | VDD_<br>1P8V | GND         | GND | IOGND | DNC   | DNC             |
| L | GND | GND | GND  | GND  | GND  | GND         | EN_<br>LDO  | VLDO | GND  | GND  | GND   | VDD_<br>1P8V | GND         | CSB | SDI   | SCK   | (OGND           |

Figure 12. Pin Configuration

Table 12. Pin Function Descriptions

| Pin No.                                              | Mnemonic | Type <sup>1</sup> | Description                                                                                                                                                                                                        |
|------------------------------------------------------|----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1-A4, A7-A11, A17, B1-B11,                          | GND      | Р                 | Power Supply Ground.                                                                                                                                                                                               |
| B17, C2, C5, C8-C11, C17,                            |          |                   |                                                                                                                                                                                                                    |
| D2-D10, D13-D14, E1, E2,                             |          |                   |                                                                                                                                                                                                                    |
| E5, E7, E8, E11, E13, E14,                           |          |                   |                                                                                                                                                                                                                    |
| F1-F5, F7, F8, F11-F14, G1, G2, G5, G6, G8-G10, G13, |          |                   |                                                                                                                                                                                                                    |
| G14, H1-H6, H8-H10, H13,                             |          |                   |                                                                                                                                                                                                                    |
| H14, J1, J2, J5, J7-J9. J11-                         |          |                   |                                                                                                                                                                                                                    |
| J14, K1-K5, K7-K9, K11, K13,                         |          |                   |                                                                                                                                                                                                                    |
| K14, L1-L6, L9-L11, L13                              |          |                   |                                                                                                                                                                                                                    |
| A5, A6, J3, J4                                       | VDDH     | Р                 | PGIA Positive Power Supply. This pin has a 0.1 μF bypass capacitor inside the package.                                                                                                                             |
| A13                                                  | TMP_GND  | P                 | Temperature Sensor Ground return path.                                                                                                                                                                             |
| A14                                                  | VDD      | Р                 | Temperature Sensor Power Supply. Supply can range from 1.6V to 3.6V or tie to VIO for fewer supply rails. This pin has a $0.1 \mu\text{F}$ bypass capacitor tied to TMP_GND inside the package.                    |
| A15                                                  | ALARM    | DO                | Temperature Sensor Alarm Output. Active when the temperature measured is above the TH or below TL thresholds. Configurable active high/low. It is an open-drain output and requires a pull-up resistor to operate. |
| B13                                                  | RSEL     | DI                | Connect a resistor between this pin and TMP_GND. Used to uniquely identify up to 32 target devices connected on the same Temperature sensor I <sup>2</sup> C bus. Connect to TMP_GND if only one device is used.   |
| B14                                                  | SCL      | DI                | Temperature Sensor I <sup>2</sup> C clock                                                                                                                                                                          |

analog.com Rev. PrE | 15 of 69

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

Table 12. Pin Function Descriptions (Continued)

| Pin No.                                        | Mnemonic    | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------|-------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B15                                            | SDA         | DI                | Temperature Sensor I <sup>2</sup> C bus data line                                                                                                                                                                                                                                                                                              |
| C1, D1                                         | INP         | Al                | Positive Analog Input.                                                                                                                                                                                                                                                                                                                         |
| C3, C4, G3, G4                                 | VSSH        | Р                 | PGIA Negative Power Supply. This pin has a 0.1 µF bypass capacitor inside the package.                                                                                                                                                                                                                                                         |
| C6, C7                                         | INN         | Al                | Negative Analog Input.                                                                                                                                                                                                                                                                                                                         |
| D11                                            | REFIN       | Al                | Reference Input. Drive REFIN with 4.096 V to 5 V (referred to ground). This pin has is the input of the internal reference buffer and has an internal 2 $\mu$ F bypass capacitor connected to the output of the buffer.                                                                                                                        |
| D12, E12                                       | VDD_5V      | P                 | 5 V Power Supply. The range of VDD_5V depends on the reference value, 5.3 V to 5.5 V for a 5 V reference, and 4.75 V to 5.25 V for a 4.096 V reference. This pin has a 1 $\mu$ F and 0.1 $\mu$ F bypass capacitors inside the package.                                                                                                         |
| D15                                            | CNV         | DI                | Convert Input. A rising edge on this input powers up the device and initiates a new conversion. This signal must have low jitter to achieve the specified performance of the ADC. Logic levels are determined by the VIO pin.                                                                                                                  |
| D16                                            | RSTB        | DI                | Reset Input (Active Low). Asynchronous ADC reset.                                                                                                                                                                                                                                                                                              |
| D17, E17                                       | VIO         | Р                 | Input/Output Interface Digital Power. Nominally, this pin is at the same supply as the host interface (1.8 V, 1.5 V, or 1.2 V). This pin has a 0.2 $\mu$ F bypass capacitor inside the package. For VIO < 1.4 V, Bit IO2X of the output driver register must be set to 1.                                                                      |
| E3                                             | A1          | DI                | PGIA gain control logic input 1.                                                                                                                                                                                                                                                                                                               |
| E4                                             | A0          | DI                | PGIA gain control logic input 0.                                                                                                                                                                                                                                                                                                               |
| E6, F6                                         | VDD_FDA     | P                 | FDA Positive Power Supply. This pin has a 0.1 $\mu$ F bypass capacitor inside the package. Bypass this pin to GND with at least 2.2 $\mu$ F (0402, X5R) ceramic capacitor.                                                                                                                                                                     |
| E9                                             | OUTP        | AO                | Positive FDA Output                                                                                                                                                                                                                                                                                                                            |
| E10                                            | ADCP        | Al                | Positive ADC Input                                                                                                                                                                                                                                                                                                                             |
| E15, E16, F15, G15, H15,<br>H16, J15, K15, L17 | IOGND       | P                 | VIO Ground. Connect to the same ground plane as all GND pins.                                                                                                                                                                                                                                                                                  |
| F9                                             | OUTN        | AO                | Negative FDA Output                                                                                                                                                                                                                                                                                                                            |
| F10                                            | ADCN        | Al                | Negative ADC Input                                                                                                                                                                                                                                                                                                                             |
| F16                                            | SDO3        | DO                | Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK.                                                                                                                                                                                                                                                    |
| F17                                            | SDO1        | DO                | Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK.                                                                                                                                                                                                                                                    |
| G7, G11, G12, H11, H12                         | DNC         |                   | Do Not Connect.                                                                                                                                                                                                                                                                                                                                |
| G16                                            | SDO2        | DO                | Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK.                                                                                                                                                                                                                                                    |
| G17                                            | SDO0        | DO                | Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK.                                                                                                                                                                                                                                                    |
| H7                                             | PDB_FDA     | DI                | Power-Down FDA. Active low. Connect the PDB_FDA pin to GND to power down the FDA. Otherwise, connect the PDB_FDA pin to VDD_FDA logic high supply.                                                                                                                                                                                             |
| H17                                            | BUSY_SCKOUT | DO                | BUSY Indicator in SPI Clocking Mode. This pin goes high at the start of a new conversion and returns low when the conversion has finished. Logic levels are determined by the VIO pin. When SCKOUT is enabled, this pin function is either an echo of the incoming SCK from the host controller or a clock sourced by the internal oscillator. |
| J6, K6                                         | VSS_FDA     | Р                 | FDA Negative Supply. This pin has a 0.1 $\mu$ F bypass capacitor inside the package. Bypass this pin to GND with at least 2.2 $\mu$ F (0402, X5R) ceramic capacitor. Tie to GND for fewer power supply rails.                                                                                                                                  |
| J10, K10                                       | NIC         |                   | Not Internally Connected. These pins are not connected internally.                                                                                                                                                                                                                                                                             |
| J16, J17, K16, K17                             | DNC         |                   | Do Not Connect. These pins are internally connected to digital output drivers in high-Z mode.                                                                                                                                                                                                                                                  |
| K12, L12                                       | VDD_1.8V    | Р                 | LDO Voltage Output. The output is typically at 1.8 V. This pin has a 1 $\mu$ F and 0.1 $\mu$ F bypass capacitors inside the package.                                                                                                                                                                                                           |
| L7                                             | EN_LDO      | DI                | Enable LDO pin. For automatic start-up, tie EN_LDO to VLDO.                                                                                                                                                                                                                                                                                    |
| L8                                             | VLDO        | Р                 | Internal LDO Input Supply. This pin has a 1 $\mu F$ bypass capacitor inside the package. The input range for VLDO is 2.2 V to 5.5V.                                                                                                                                                                                                            |
| L14                                            | CSB         | DI                | Chip Select Input (Active Low).                                                                                                                                                                                                                                                                                                                |
| L15                                            | SDI         | DI                | Serial Data Input.                                                                                                                                                                                                                                                                                                                             |

analog.com Rev. PrE | 16 of 69

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

# Table 12. Pin Function Descriptions (Continued)

| Pin No. | Mnemonic | Type <sup>1</sup> | Description                                                                                                           |
|---------|----------|-------------------|-----------------------------------------------------------------------------------------------------------------------|
| L16     | SCK      | DI                | Serial Data Clock Input. When the device is selected (CSB = low), the conversion result is shifted out by this clock. |

<sup>&</sup>lt;sup>1</sup> Al is analog input, AO is for analog output, P is power, DI is digital input, and DO is digital output.

analog.com Rev. PrE | 17 of 69

VDDH = 18 V, VSSH = -18 V, VDD\_FDA = 5.4 V, VSS\_FDA = 0 V, VDD\_5V = 5.4 V, VLDO = 5.4 V, VDD\_1.8V = 1.8 V, VIO = 1.8 V, REFIN = 5 V,  $f_S = 2$  MSPS, and all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.



Figure 13. INL Error vs. Output Code, Differential Input, REFIN = 5 V



Figure 14. DNL Error vs Output Code, Differential Input, REFIN = 5 V



Figure 15. Code Histogram for Shorted Inputs, REFIN = 5 V



Figure 16. INL Error vs. Output Code, Single-Ended Input, REFIN = 4.096 V



Figure 17. DNL Error vs Output Code, Differential Input, REFIN = 4.096 V



Figure 18. Code Histogram for Shorted Inputs, REFIN = 4.096 V

analog.com Rev. PrE | 18 of 69



Figure 19. FFT, 2 MSPS,  $f_{\rm IN}$  = 1 kHz, Differential Input, G = 1/3



Figure 20. FFT, 2 MSPS,  $f_{\rm IN}$  = 1 kHz, Differential Input, G = 5/9



Figure 21. FFT, 2 MSPS,  $f_{IN}$  = 1 kHz, Differential Input, G = 20/9



Figure 22. FFT, 2 MSPS,  $f_{IN}$  = 1 kHz, Differential Input, G = 1/3



Figure 23. FFT, 2 MSPS, f<sub>IN</sub> = 1 kHz, Differential Input, G = 5/9



Figure 24. FFT, 2 MSPS,  $f_{\rm IN}$  = 1 kHz, Differential Input, G = 20/9

analog.com Rev. PrE | 19 of 69



Figure 25. FFT, 2 MSPS,  $f_{IN}$  = 1 kHz, Differential Input, G = 20/3



Figure 26. FFT, 2 MSPS, f<sub>IN</sub> = 1 kHz, Single-ended Input, G = 1/3



Figure 27. FFT, 2 MSPS,  $f_{\rm IN}$  = 1 kHz, Single-ended Input, G = 5/9



Figure 28. FFT, 2 MSPS,  $f_{IN}$  = 1 kHz, Differential Input, G = 20/3



Figure 29. FFT, 2 MSPS,  $f_{IN}$  = 1 kHz, Single-ended Input, G = 20/9



Figure 30. FFT, 2 MSPS,  $f_{\rm IN}$  = 1 kHz, Single-ended Input, G = 20/3

analog.com Rev. PrE | 20 of 69



Figure 31. SNR, SINAD vs. Input Amplitude at  $f_{IN} = 1 \text{ kHz}$ 



Figure 32. SNR, SINAD vs. Input Amplitude at  $f_{IN}$  = 10 kHz



Figure 33. SNR, SINAD vs. Input Amplitude at  $f_{IN}$  = 20 kHz



Figure 34. SNR, SINAD vs. Input Amplitude at  $f_{IN}$  = 50 kHz



Figure 35. SNR, SINAD vs. Input Amplitude at  $f_{IN}$  = 100 kHz



Figure 36. THD vs. Input Frequency, Various Amplitudes, G = 1/3

analog.com Rev. PrE | 21 of 69



Figure 37. THD vs. Input Frequency, Various Amplitudes, G = 5/9



Figure 38. THD vs. Input Frequency, Various Amplitudes, G = 20/9



Figure 39. THD vs. Input Frequency, Various Amplitudes, G = 20/3



Figure 40. SFDR, ENOB vs. Input Frequency, -0.5 dBFS, REFIN = 5 V



Figure 41. SFDR, ENOB vs. Input Frequency, -0.5 dBFS, REFIN = 4.096 V



Figure 42. SNR, SINAD vs. Temperature,  $f_{IN}$  = 1 kHz, REFIN = 5 V

analog.com Rev. PrE | 22 of 69



Figure 43. SNR, SINAD vs. Temperature, f<sub>IN</sub> = 1 kHz, REFIN = 4.096 V



Figure 44. THD vs. Temperature,  $f_{IN}$  = 1 kHz, REFIN = 5 V



Figure 45. THD vs. Temperature,  $f_{IN}$  = 1 kHz, REFIN = 4.096 V



Figure 46. SFDR & ENOB vs. Temperature,  $f_{IN}$  = 1 kHz, REFIN = 5 V



Figure 47. SFDR & ENOB vs. Temperature,  $f_{IN}$  = 1 kHz, REFIN = 4.096 V



Figure 48. INL vs. Temperature

analog.com Rev. PrE | 23 of 69



Figure 49. Transition Noise vs. Temperature, REFIN = 4.096 V



Figure 50. Transition Noise vs. Temperature, REFIN = 5V



Figure 51. RMS Noise vs. Temperature, REFIN = 4.096 V



Figure 52. RMS Noise vs. Temperature, REFIN = 5 V



Figure 53. Zero Error and Gain Error vs. Temperature



Figure 54. Dynamic Range vs. Number of Averages, Input = -60 dBFS, REFIN = 5 V

analog.com Rev. PrE | 24 of 69



Figure 55. Dynamic Range vs. Number of Averages, Input = -60 dBFS, REFIN = 4.096 V



Figure 56. Low Frequency Noise (Output Data Rate = 19.5 SPS After Averaging Blocks of 2048 Samples), REFIN = 4.096 V



Figure 57. Low Frequency Noise (Output Data Rate = 19.5 SPS After Averaging Blocks of 2048 Samples), REFIN = 5 V



Figure 58. Analog Input Current vs. Differential Input Voltage



Figure 59. Input Bias Current vs. Temperature



Figure 60. Input Bias Current vs. V<sub>CM</sub>, V<sub>SY</sub>= ±18 V

analog.com Rev. PrE | 25 of 69



Figure 61. Absolute Value of  $I_B$  vs.  $V_{CM}$  for Various Temperatures,  $V_{SY} = \pm 18 \text{ V}$ 



Figure 62. Reference Buffer Offset vs. Temperature



Figure 63. REFIN Current Normal Operation and REFIN Current Shutdown Mode vs. Temperature



Figure 64. AC CMRR vs. Input Frequency, REFIN = 4.096 V



Figure 65. AC CMRR vs. Input Frequency, REFIN = 5 V



Figure 66. Operating Current PGA and FDA vs. Temperature

analog.com Rev. PrE | 26 of 69



Figure 67. Operating Current ADC vs. Temperature



Figure 68. Standby Current PGA and FDA vs. Temperature



Figure 69. Standby Current PGA and FDA vs. Temperature



Figure 70. Standby Current ADC vs. Temperature



Figure 71. Shutdown Current vs. Temperature



Figure 72. Input Common-Mode Voltage vs. ADC Driver Output Voltage, All Gains

analog.com Rev. PrE | 27 of 69



Figure 73. Input Common-Mode Voltage vs. ADC Driver Output Voltage, All Gains

analog.com Rev. PrE | 28 of 69

#### **TERMINOLOGY**

# **INTEGRAL NONLINEARITY ERROR (INL)**

INL is the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs ½ LSB before the first code transition. Positive full scale is defined as a level 1½ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line (see Figure 75).

# **DIFFERENTIAL NONLINEARITY ERROR (DNL)**

In an ideal ADC, code transitions are 1 LSB apart. DNL is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

#### ZERO ERROR

Zero error is the difference between the ideal midscale voltage, 0 V, and the actual voltage producing the midscale output code, 0 LSB.

#### **GAIN ERROR**

The first transition (from  $100 \dots 00$  to  $100 \dots 01$ ) occurs at a level ½ LSB above nominal negative full scale. The last transition (from  $011 \dots 10$  to  $011 \dots 11$ ) occurs for an analog voltage  $1\frac{1}{2}$  LSB below the nominal full scale. The gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the difference between the ideal levels.

# SPURIOUS-FREE DYNAMIC RANGE (SFDR)

SFDR is the difference, in decibels (dB), between the rms amplitude of a full-scale input signal and the peak spurious signal.

# **EFFECTIVE NUMBER OF BITS (ENOB)**

ENOB is a measurement of the resolution with a sine wave input. It is related to SINAD as follows: ENOB = (SINADdB - 1.76)/6.02. ENOB is expressed in bits.

# **TOTAL HARMONIC DISTORTION (THD)**

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels.

#### DYNAMIC RANGE

Dynamic range is the rms voltage of a full-scale sine wave to the total rms voltage of the noise measured. The value for dynamic range is expressed in decibels. It is measured with a signal at -60 dBFS so that it includes all noise sources and DNL artifacts.

# **Total System Dynamic Range**

The ratio of the root-mean-square (RMS) value of the full scale input at Gain = 1/3 V/V to the input referred RMS noise measured when input pins are shorted together at Gain = 20/3 V/V. The value is express in decibels.

# SIGNAL-TO-NOISE RATIO (SNR)

SNR is the ratio of the rms voltage of a full-scale sine wave to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

# SIGNAL-TO-NOISE-AND-DISTORTION (SINAD) RATIO

SINAD is the ratio of the rms voltage of a full-scale sine wave to the rms sum of all other spectral components that are less than the Nyquist frequency, including harmonics but excluding dc. The value of SINAD is expressed in decibels.

#### **APERTURE DELAY**

Aperture delay is the measure of the acquisition performance and is the time between the rising edge of the CNV input and when the input signal is held for a conversion.

#### TRANSIENT RESPONSE

Transient response is the time required for the ADC to acquire a full-scale input step to ±1 LSB accuracy.

## COMMON-MODE REJECTION RATIO (CMRR)

CMRR is the ratio of the power in the ADC output at the frequency, f, to the power of a 4.5 V p-p sine wave applied to the input common-mode voltage of frequency, f.

 $CMRR (dB) = 10 \times log(P_{ADC IN}/P_{ADC OUT})$ 

where:

 $P_{ADC\_IN}$  is the common-mode power at the frequency, f, applied to the inputs.

P<sub>ADC OUT</sub> is the power at the frequency, f, in the ADC output.

#### POWER SUPPLY REJECTION RATIO (PSRR)

PSRR is the ratio of the power in the ADC output at the frequency, f, to the power of a 200 mV p-p sine wave applied to the ADC VDD supply of frequency, f.

PSRR (dB) = 10 × log( $P_{VDD\ IN}/P_{ADC\ OUT}$ )

where:

 $P_{VDD\_IN}$  is the power at the frequency, f, at the VDD pin.  $P_{ADC\_OUT}$  is the power at the frequency, f, in the ADC output.

analog.com Rev. PrE | 29 of 69



Figure 74. ADAQ4224 Functional Block Diagram

#### **OVERVIEW**

The ADAQ4224 is a precision µModule® data acquisition signal chain SiP solution that reduces the development cycle of precision measurement systems by transferring the design burden of component selection, optimization, and layout from the designer to the device. The ADAQ4224 reduces the end system component count by combining multiple common signal processing and conditioning blocks in a single device, including a low noise, high input impedance PGIA, a second order linear phase anti-aliasing filter, low distortion, wide bandwidth ADC driver, a high precision 24-bit, 2MSPS SAR ADC with an integrated reference buffer and a fully electrically isolated temperature sensor. The device also incorporates the Analog Devices proprietary iPassives technology components necessary for optimum performance. The superior matching and drift characteristics of the resistors minimizes temperature dependent error sources. The analog front end of ADAQ4224 features a wide common-mode range upto ±11V and supports both single-ended and differential signals that eases level shifting requirements as well.

The ADAQ4224does not exhibit any pipeline delay or latency, making this  $\mu$ Module® ideal for control loops and high speed applications. The digital features include offset correction, gain adjustment, and averaging, which offload the host processor. The user can configure the device for one of several output code formats (see the Summary of Selectable Output Data Formats section).

The ADAQ4224 uses a Flexi-SPI, allowing the data to be accessed via multiple SPI lanes, which relaxes clocking requirements for the host SPI controller. An echo clock mode is also available to assist in data clocking, simplifying the use of isolated data interfaces. The PGIA gain of ADAQ4224 can be controlled through A0, A1 pins. The ADAQ4224 includes an electrically isolated temperature sensor, which has a 1.8V, I2C compatible interface. The ADAQ4224 has a valid first conversion after exiting power-down mode. The architecture achieves ± 1 ppm INL typical, with no missing codes at 24-bits and 103dB SNR. The ADAQ4224 dissipates only 420 mW at 2 MSPS.

#### TRANSFER FUNCTION

In the default configuration, the ADAQ4224 digitizes the full-scale difference voltage of 2 ×  $V_{REF}$  into  $2^{24}$  levels, resulting in an LSB size of 0.488  $\mu V$  with  $V_{REF}$  = 4.096 V. Note that 1 LSB at 24 bits is approximately 0.06 ppm. The ideal transfer function is shown in Figure 75. The differential output data is in twos complement format. Table 13 summarizes the mapping of input voltages to differential output codes.

analog.com Rev. PrE | 30 of 69



Figure 75. ADC Ideal Transfer Function for the Differential Output Codes (FSR Is Full-Scale Range)

Table 13. Input Voltage to Output Code Mapping

|                 | · · · · · · · · · · · · · · · · · · ·        |                                               |
|-----------------|----------------------------------------------|-----------------------------------------------|
| Description     | Analog Input Voltage<br>Difference           | Digital Output Code (Twos<br>Complement, Hex) |
| FSR - 1LSB      | (8388607 × V <sub>REF</sub> )/(G × 8388608)  | 0x7FFFFF                                      |
| Midscale + 1LSB | V <sub>REF</sub> /(G × 8388608)              | 0x000001                                      |
| Midscale        | 0 V                                          | 0x000000                                      |
| Midscale - 1LSB | -V <sub>REF</sub> /(G × 8388608)             | 0xFFFFFF                                      |
| -FSR + 1LSB     | -(8388607 × V <sub>REF</sub> )/(G × 8388608) | 0x800001                                      |
| -FSR            | - V <sub>REF</sub> / G                       | 0x800000                                      |

#### SIGNAL CHAIN OPERATION

The ADAQ4224 operates in two phases, acquisition phase and conversion phase. In the acquisition phase, the voltage present on each input pin (INP, INN) of PGIA is sampled independently. Issuing a rising edge pulse on the CNV pin initiates a conversion. The rising edge pulse on the CNV pin also asserts the BUSY signal to indicate a conversion in progress. At the end of the conversion, the BUSY signal is deasserted. The conversion result is a 24-bit code representing the input voltage difference and an 8-bit code representing the input common-mode voltage. Depending on the device configuration, this conversion result can be processed digitally and latched into the internal output register. The internal ADC acquisition circuit on each input pin is also precharged to the previous sample voltage, which minimizes the kick-back charge to the input driver stage (PGIA). The host processor retrieves the output code via the SDO pins that are internally connected to the internal output register.

## **DIGITAL SAMPLE PROCESSING FEATURES**

The ADAQ4224 supports several digital and data processing features that can be applied to the signal samples. These features are enabled and disabled via the control registers of the ADAQ4224.

#### **Full-Scale Saturation**

The conversion results saturate digitally (before any post-processing) when either or both inputs exceed the analog limits specified herein. After applying offset and gain scaling, the results are truncated to 24-bit representation (saturating at maximum 0x7FFFFF and minimum 0x800000). Care must be taken to avoid unintentional saturation, especially when applying digital offset and/or gain scaling. See the Digital Offset Adjust and Digital Gain sections for more details on the use of these features.

## **Common-Mode Output**

When the host controller writes 0x1 or 0x2 to the OUT\_DATA\_MD bit field of the modes register (see the Modes Register section), an 8-bit code representing the input common-mode voltage is appended to the 16-bit or 24-bit code representing the input voltage difference. The LSB size of the 8-bit code is  $V_{REF}/256$ . The 8-bit code saturates at 0 and 255 when the common mode input voltage is 0 V and  $V_{REF}$ , respectively. The 8-bit code is not affected by digital offset and gain scaling, which is applied only to the code representing the input voltage difference.

#### **Block Averaging**

The ADAQ4224 provides a block averaging filter (SINC1) with programmable block length 2<sup>N</sup>, N = 1, 2, 3, ..., 16. The filter is reset after processing each block of 2<sup>N</sup> samples. The filter is enabled by writing 0x3 to the OUT DATA MD bit field of the modes register (see the Modes Register section) as well as a value  $(1 \le N \le 16)$ to the AVG VAL bit field in the averaging mode register (see the Averaging Mode Register section). In this configuration, the output sample word is 32 bits. The 30 most significant bits (MSBs) represent the numerical value of the 24-bit codes averaged in blocks of 2<sup>N</sup> samples. The automatic scaling allows the 24 MSBs of the 30-bit code to be equal to the 24-bit codes when averaging blocks of constant values. The 31<sup>st</sup> bit (OR) is an overrange warning bit that is high when one or more samples in the block are subject to saturation. The 32<sup>nd</sup> bit (SYNC) is high once every 2<sup>N</sup> conversion cycles to indicate when the average values are updated at the end of each block of samples. See the Digital Sample Processing Features section for more information.

The effective data rate in averaging mode is  $f_{CNV}/2^N$ . The reset value of N in the AVG\_VAL bit field is 0x00 (no averaging). Figure 99 shows an example timing diagram in averaging mode. Figure 76 shows the frequency response of the filter for an N = 1, 2, 3, 4, 5.

analog.com Rev. PrE | 31 of 69



Figure 76. Frequency Response Examples for the Block Averaging Filter

#### **Digital Offset Adjust**

The ADC can be programmed to add a 24-bit signed offset value to the sample data (see the Register Details section). When adding an offset to the samples, it is possible to cause the sample data to saturate numerically. The user must take this into account when using the offset feature. The default value is 0x000000. See the Offset Registers section for more details.

# **Digital Gain**

The ADC can be programmed to apply a 16-bit unsigned digital gain (Register 0x1C and Register 0x1D) to the digital samples (see the Register Details section). The gain is applied to each sample based on the following equation:

 $Code_{OUT} = Code_{IN} \times (USER\_GAIN/0x8000)$ 

where:

 $0x0000 \le USER GAIN \le 0xFFFF.$ 

The effective gain range is 0 to 1.99997. Note that applying gain to the samples may cause numerical saturation. The default value is 0x8000 (gain = 1). To measure input voltage differences exceeding  $\pm V_{REF}$ , set the gain less than the unity to avoid the numerical saturation of the 24-bit, 16-bit, or 30-bit output differential codes. See the Gain Registers section for more details.

#### **Test Pattern**

To facilitate functional testing and debugging of the SPI, the host controller can write a 32-bit test pattern to the ADAQ4224 (see the Test Pattern Registers section). The value written to the test pattern registers is output using the normal sample cycle timing. The 32-bit test pattern output mode is enabled by writing 0x4 to the OUT\_DATA\_MD bit field of the modes register (see the Modes Register section). The default value stored in the test pattern registers is 0x5A5A0F0F.

#### **Summary of Selectable Output Data Formats**

Figure 77 summarizes the output data formats that are available on the ADAQ4224, which are selected in the modes register (see the Modes Register section). Note that the OR and SYNC flags are each 1-bit.



Figure 77. Summary of Selectable Output Sample Formats

#### **TEMPERATURE SENSOR OPERATION**

The ADAQ4224 includes a temperature sensor that is electrically isolated from the data acquisition signal path within the µModule. In applications, where the ADAQ4224 is isolated, the ground of the data acquisition signal path can float to any voltage level (for example, 200V) while the temperature sensor stays at ground and its digital input/output pins do not need to be isolated. The temperature sensor enables predictable drift measurement of complete data acquisition signal path and simplifies system-level calibration of the signal path versus temperature change. The 1.8V, I2C-compatible serial interface accepts standard write and read commands to read the temperature data and configure the behavior of the sensor. It offers 12-bit temperature measurements with excellent accuracy of ±1 °C maximum from -40 °C to +105 °C. Multiple register settings allow a host to configure the temperature sensor for automatic temperature measurements, change the ALARM thresholds and hysteresis, and configure the polarity of the ALARM output. The temperature sensor includes an RSEL address pin, which can be connected to an external resistor in order to uniquely identify up to 32 devices connected on the same I<sup>2</sup>C bus.

The temperature sensor provides 12-bit temperature measurements and asserts the ALARM output when the measured temperature is outside of the programmed range defined by the low and high temperature registers, TL and TH. The temperature data is also available to read by a host microcontroller using the I<sup>2</sup>C bus. Multiple register settings allow a host to configure the part for automatic temperature measurements, change ALARM thresholds and hysteresis, and configure the polarity of the ALARM output.

#### **Measuring Temperature**

A resolution of 8-, 9-, 10-, or 12-bits can be selected using the configuration register. 8-bit resolution corresponds to a least significant bit (LSB) value of +1°C, while 12-bit resolution corresponds to an LSB value of +0.0625°C. The sensor powers of up in a

analog.com Rev. PrE | 32 of 69

preconfigured state. Refer to the configuration register for the default/power-up settings.

#### **Temperature Sensor Device Address**

The temperature sensor employs an I<sup>2</sup>C 7-bit addressing scheme. An external resistor connected to the RSEL pin is measured upon power up of the VDD pin. The value of the resistor defines the device address and the value can be used to identify up to 32 devices connected to the same I<sup>2</sup>C bus. Mapping the address selection resistor value to Bits[A4:A0] is shown on Table 14 . Connect the RSEL pin to TMP GND if only one device is used.

The upper two bits are fixed to the values 10. For example, a device that uses a value of 905 k $\Omega$  responds to the Target Address 1000000.

Table 14. RSEL Resistor Selection of Device Address Bits[A4:A0]

| Bits    |                        | Bits    |                        |
|---------|------------------------|---------|------------------------|
| [A4:A0] | 1% Resistor Value (kΩ) | [A4:A0] | 1% Resistor Value (kΩ) |
| 11111   | 4.2                    | 01111   | 67.3                   |
| 11110   | 5                      | 01110   | 80                     |
| 11101   | 5.9                    | 01101   | 95.1                   |
| 11100   | 7.1                    | 01100   | 113.1                  |
| 11011   | 8.4                    | 01011   | 134.5                  |
| 11010   | 10                     | 01010   | 160                    |
| 11001   | 11.9                   | 01001   | 190.3                  |
| 11000   | 14.1                   | 01000   | 226.3                  |
| 10111   | 16.8                   | 00111   | 269.1                  |
| 10110   | 20                     | 00110   | 320                    |
| 10101   | 23.8                   | 00101   | 380.5                  |
| 10100   | 28.3                   | 00100   | 452.5                  |

Table 14. RSEL Resistor Selection of Device Address Bits[A4:A0] (Continued)

| Bits    |                        | Bits    |                        |
|---------|------------------------|---------|------------------------|
| [A4:A0] | 1% Resistor Value (kΩ) | [A4:A0] | 1% Resistor Value (kΩ) |
| 10011   | 33.6                   | 00011   | 538.2                  |
| 10010   | 40                     | 00010   | 640                    |
| 10001   | 47.6                   | 00001   | 761.1                  |
| 10000   | 56.6                   | 00000   | 905.1                  |

# **Temperature Sensor Data**

The temperature data format produces values up to and beyond the +105 °C operating limit.

Table 15. Temperature/Data Relationship for 12-Bit Resolution

|                  | Data Format         |             |  |  |  |  |
|------------------|---------------------|-------------|--|--|--|--|
| Temperature (°C) | Binary              | Hexadecimal |  |  |  |  |
| +150             | 0000 1001 0110 0000 | 0960h       |  |  |  |  |
| +128             | 0000 1000 0000 0000 | 0800h       |  |  |  |  |
| +125             | 0000 0111 1101 0000 | 07D0h       |  |  |  |  |
| +85              | 0000 0101 0101 0000 | 0550h       |  |  |  |  |
| +25.0625         | 0000 0001 1001 0001 | 0191h       |  |  |  |  |
| +10.125          | 0000 0000 1010 0010 | 00A2h       |  |  |  |  |
| +0.5             | 0000 0000 0000 1000 | 0008h       |  |  |  |  |
| 0                | 0000 0000 0000 0000 | 0000h       |  |  |  |  |
| -0.5             | 1111 1111 1111 1000 | FFF8h       |  |  |  |  |
| -10.125          | 1111 1111 1111 1000 | FFF8h       |  |  |  |  |
| -25.0625         | 1111 1110 0110 1111 | FE6Fh       |  |  |  |  |
| -55              | 1111 1100 1001 0000 | FC90h       |  |  |  |  |

Table 16. Temperature Data Format (S = Sign Bit)

| Most Significant Byte (°C) |    |    |    |     | Least Significant Byte (°C) |    |    |    |    |    |    |     |      |       |        |
|----------------------------|----|----|----|-----|-----------------------------|----|----|----|----|----|----|-----|------|-------|--------|
| D7                         | D6 | D5 | D4 | D3  | D2                          | D1 | D0 | D7 | D6 | D5 | D4 | D3  | D2   | D1    | D0     |
| S                          | S  | S  | S  | 128 | 64                          | 32 | 16 | 8  | 4  | 2  | 1  | 0.5 | 0.25 | 0.125 | 0.0625 |

analog.com Rev. PrE | 33 of 69

# **Temperature Sensor Configuration and Status**

#### One Shot

The one-shot function helps reduce the average supply current when continuous conversions are not necessary. Before setting this bit, the application needs to reset the Conversion Period bits. Writing a 1 to D0 while in shutdown mode immediately prompts a new temperature conversion. After the conversion is complete, the device returns to shutdown mode and D0 automatically resets. If needed, the host can check the status of the one-shot bit to detect when the conversion is complete. If the device is configured for automatic sampling mode, and a conversion is in progress at the time a one-shot command is issued, it will wait for the current conversion to complete before starting a new sequence. If the part is in automatic sampling mode but a conversion is not in progress, the one-shot command starts immediately. The host is able to reset the automatic conversion period and set the one-shot bit using a single write command to the configuration/status register.

#### **Conversion Rate**

The Conversion Rate bits, D3:D1, select the rate for automatic continuous conversions. Rates between 1 conversion/ 64 sec and 8 conversions/sec are available. The nominal conversion time is 35ms at the default resolution of 10 bits. In automatic conversion mode, shutdown mode is entered between conversions to reduce the average power supply current. Writing a value of 0b000 to this field causes the temperature sensor to enter shutdown mode. If a conversion is in progress at the time the value in this field is set to 0b000, the state of the machine allows the conversion to finish before entering shutdown.

Table 17. Conversion Rate Selection

| D3 | D2 | D1 | Conversion Rate               |
|----|----|----|-------------------------------|
| 0  | 0  | 0  | 0 (shutdown)                  |
| 0  | 0  | 1  | 1 conversion/64 second        |
| 0  | 1  | 0  | 1 conversion/32 second        |
| 0  | 1  | 1  | 1 conversion/16 second        |
| 1  | 0  | 0  | 1 conversion/4 second         |
| 1  | 0  | 1  | 1 conversion/second (default) |
| 1  | 1  | 0  | 4 conversion/second           |
| 1  | 1  | 1  | 8 conversion/second           |

#### **PEC**

Set D4 to enable packet error checking (PEC). When enabled, a PEC byte is appended to the end of each message transfer. This is a CRC-8 byte that is calculated on all of the message bytes (including the address/read/write byte). The last device to transmit a data byte also transmits the PEC byte. The controller transmits the PEC byte after a write transaction, and the temperature sensor transmits the PEC byte after a read transaction.

#### Timeout

Write 1 to D5 to disable bus timeout. Write 0 to D5 to enable bus timeout. Bus timeout resets the I<sup>2</sup>C-compatible interface when SCL is low for more than 30 ms (nominal).

#### Resolution

The resolution bits (Bits[D7:D6]) select the conversion resolution. The conversion time doubles with every bit of increased resolution. for example, the nominal 10-bit conversion time is 35 ms. Increasing the resolution to 12 bits increases the conversion time to 140 ms. The resolution bits allow resolution, conversion time, and supply current to be optimized for the application's requirements. The bits in this field must only be changed when the temperature sensor is in shutdown mode.

Table 18. Resolution Selection

| D7 | D6 | Resolution       |
|----|----|------------------|
| 0  | 0  | 8-bit            |
| 0  | 1  | 9-bit            |
| 1  | 0  | 10-bit           |
| 1  | 1  | 12-bit (default) |

# **ALARM Polarity**

When D8 is 0, the ALARM active state is low. The ALARM output is driven low when the temperature is above TH or below TL. When D8 is 1, the ALARM active state is high. The ALARM pin is pulled high when the temperature is above TH or below TL. If the hysteresis thresholds are programmed, after a temperature alarm, the ALARM pin status changes when the temperature falls below TH\_HYST or above TL\_HYST. Note: The behavior for both settings is dependent on the Fault Queue setting. The ALARM pin is an open-drain output and requires a pullup resistor to operate.

# **Comparator and Interrupt**

Set the D9 comparator and interrupt bit to 0 to make the overtemperature status (OT and UT status) bits operate in comparator mode. In comparator mode, the OT/UT status bits have a value of 1 when the temperature rises above the TH value or falls below TL, which is also subject to the fault queue selection. OT status returns to 0 when the temperature drops below the TH\_HYST value or when shutdown mode is entered. Similarly, UT status returns to 0 when the temperature rises above TL\_HYST value or when shutdown mode is entered.

Set bit D9 to 1 to operate OT/UT status bits in Interrupt mode. Exceeding TH in this mode also sets OT status to 1, which remains set until a read operation is performed on the configuration/status register; at this point, it returns to 0. Once OT status is set to 1 from exceeding TH and reset, it is set to 1 again only when the temperature drops below TH\_HYST. The output remains asserted until it is reset by a read. It is set again if the temperature rises

analog.com Rev. PrE | 34 of 69

above TH, and so on. The same logic applies to the operation of the UT status bit.

Putting the temperature sensor into shutdown mode also resets the OT/UT status bits. Note that if the mode is changed while OT/UT status bits are set, an OT/UT status reset may be required before it begins to behave normally. To prevent this, it is recommended to perform a read of the configuration/status register to clear the status bits before changing the operating mode.

#### **Fault Queue**

The fault queue bits (Bits[D11:D10]) select how many consecutive temperature faults must occur before overtemperature or undertemperature faults are TH indicated in the corresponding status bits. The fault queue selection applies to both comparator and interrupt modes. The fault queue counter resets any time the temperature falls below TH or rises above TL. The fault counter does not change when the measured temperature drops below TH\_HYST or is above TL\_HYST thresholds. In interrupt mode, clearing the fault conditions is done using an I<sup>2</sup>C transaction by reading the configuration/status register. In comparator mode, the flags reset when the temperature measured is between TL\_HYST and TH\_HYST thresholds

Table 19. Fault Queue Selection

| D11 | D10 | Number of Faults |
|-----|-----|------------------|
| 0   | 0   | 1 (default)      |
| 0   | 1   | 2                |
| 1   | 0   | 4                |
| 1   | 1   | 8                |

#### **PEC Error**

This bit is read-only. It is set to 1 by the device when the PEC enable bit is set. During an I<sup>2</sup>C transaction, the PEC value calculated by the device does not match the value sent by the host. When the PEC enable bit is 0, it remains 0.

#### **Under Temperature Status**

D14 is a read-only bit that indicates the temperature value is under the TL threshold. Its behavior is controlled by the comparator and interrupt and fault queue bits.

#### **Over Temperature Status**

D15 is a read-only bit that indicates that the temperature value is exceeding the value in the TH register. Its behavior is controlled by the comparator and interrupt and fault queue bits.

#### **Temperature Threshold Alarm**

Addresses 0x04 and 0x06 contain the 16-bit alarm thresholds, TH and TL. The default values for these registers are loaded at power-up. The data format is the same as that of the temperature register. Once the part is powered up, the values can be changed

using the I<sup>2</sup>C interface. The memory used to store the settings is volatile, and the content of the registers is not retained if the power is powered down.

Before the register values are changed over I<sup>2</sup>C, the part must be in shutdown mode. See the Configuration and Status Register register section for details. Operation in Automatic mode can resume after the register update.

#### **Alarm Hysteresis Thresholds**

Addresses 0x08 and 0x0A contain the 16-bit alarm hysteresis thresholds, TH\_HYST and TL\_HYST. The default values for these registers are loaded at power up and depend on the part option selected. The data format is the same as that of the temperature register. Once the part is powered up, the values can be changed using the I<sup>2</sup>C interface. The memory used to store the settings is volatile and the content of the registers is not stored upon power

TH\_HYST is intended to have values less than or equal to TH, and TL\_HYST value has to be equal of higher than TL for the part to operate correctly. Before the register values are changed over I<sup>2</sup>C, the part has to be placed in Shutdown mode. Refer to the Configuration and Status Register Register Conversion Rate field for details. Operation in automatic mode can resume after the register update.

analog.com Rev. PrE | 35 of 69

#### **APPLICATIONS INFORMATION**

#### TYPICAL APPLICATION DIAGRAM

Figure 78 shows the typical system-level block diagram of a floating voltmeter including power tree and digital isolators. Echo clock mode and controller clock mode relax the timing requirements and

simplify the use of digital isolators. Figure 78 to Figure 86 shows the typical application examples of differential signals applied to each of the ADAQ4224 inputs for a given gain.



Figure 78. Functional Block Diagram of a Fully Isolated Data Acquisition System

analog.com Rev. PrE | 36 of 69



Figure 79. Differential Input configuration with G = 1/3 V/V



Figure 80. Differential Input configuration with G = 5/9 V/V

analog.com Rev. PrE | 37 of 69



Figure 81. Differential Input configuration with G = 20/9 V/V



Figure 82. Differential Input configuration with G = 20/3 V/V

analog.com Rev. PrE | 38 of 69



Figure 83. Single-Ended Input configuration with G = 1/3 V/V



Figure 84. Single-Ended Input configuration with G = 5/9 V/V

analog.com Rev. PrE | 39 of 69



Figure 85. Single-Ended Input configuration with G = 20/9 V/V



Figure 86. Single-Ended Input configuration with G = 20/3 V/V

analog.com Rev. PrE | 40 of 69

## REFERENCE CIRCUITRY DESIGN

The ADAQ4224 requires an external reference to define its input range. This reference must be within 4.096 V to 5 V. The optimal choice for a 4.096 V reference is the ADR4540 or the LTC6655LN-4.096, for a 5 V use the ADR4550 reference or the LTC6655LN-5. The µModule has several features that reduce the charge pulled from the reference, making the ADAQ4224 much easier to use than the discrete implementations. The external reference is connected to the REFIN pin, which has an internal precision buffer that isolates the reference from the µModule circuitry. The buffer has a high input impedance and draws a small input current (5 nA typical). The REFIN pin is also connected a 500 k $\Omega$  voltage divider that generates the VOCM of the ADC driver which draws input current (10 µA typical). An internal 2 µF capacitor on the output of the buffer provides optimal reference bypassing and simplifies PCB design by reducing component count and layout sensitivity. An RC circuit between the reference and the REFIN pin can be used to filter reference noise (see Figure 87). Suggested values are 100  $\Omega$ < R < 1 kΩ, and C ≥ 10  $\mu$ F.



Figure 87. Reference with Noise Filter

In applications where a burst of samples is taken after idling for long periods, as shown in Figure 88, the reference current (I<sub>REF</sub>) changes from approximately 10  $\mu A$  to about 12  $\mu A$  at 2 MSPS. This step in dc current draw triggers a transient response in the reference that must be considered because any deviation in the reference output voltage affects the accuracy of the output code. If the reference is driving the REFIN pins, the internal buffer is able to handle these transitions.



Figure 88. CNV Waveform Showing Burst Sampling

analog.com Rev. PrE | 41 of 69

#### **ADC RESET**

The ADAQ4224 provides two options for performing an ADC reset using the serial interface. A hardware reset is initiated by pulsing the voltage on the  $\overline{RST}$  pin low. A software reset is initiated by setting both the SW\_RESET and SW\_RESETX bits in the Interface Configuration A register to 1 in the same write instruction (see the Interface Configuration A Register section).

Performing a hardware or software reset asserts the RESET\_OC-CURRED bit in the digital diagnostics register (see the Digital Diagnostics Register section). The RESET\_OCCURRED bit is cleared by writing the bit with a 1. RESET\_OCCURRED can be used by the digital host to confirm that the ADAQ4224 has executed a device reset.

The ADAQ4224 is designed to generate a power-on reset (POR) when VDD\_5V and VDD\_1.8V are first applied. A POR resets the state of the user configuration registers and asserts the RE-SET\_OCCURRED bit. If VDD\_5V or VDD\_1.8V drops below its specified operating range, a POR occurs. It is recommended to perform a hardware or software reset after a POR.

Figure 89 shows the timing diagram for performing an ADC reset using the RST input. The minimum RST pulse width is 50 ns, represented by t<sub>RESETPW</sub> in Figure 89 and Table 1. A reset must be performed no sooner than 3 ms after the power supplies are valid and stable (this delay is represented by t<sub>RESET\_DELAY</sub> in Figure 89 and Table 1).

After a hardware or software reset, no SPI commands or conversions can be started for 750 µs.



Figure 89. Power-On Reset (POR) Timing

## **POWER SUPPLIES**

The recommended power-up sequence for the supply pins of the ADAQ4224 is shown on Figure 90. The recommended sequence is power up the PGIA (VDDH and VSSH) first, then the FDA (VDD\_FDA and VSS\_FDA) along with the supplies of the ADC (VDD\_5V, VLDO and VIO), then bring up the reference voltage (REFIN) and lastly turning on the input signal at INP and INN pins. Care must be taken to adhere to the maximum voltage relationships described in the Absolute Maximum Ratings section.



Figure 90. Power Supply Sequence

The voltage range for the VDD\_5V supply depends on the chosen reference voltage (see the Specifications table, Internal Reference Buffer). Figure 91 shows the minimum and maximum values for VDD\_5V with respect to REFIN. VDD\_5V voltage values above the maximum or below the minimum will result in either damage to the device or degraded performance.



Figure 91. VDD\_5V Minimum and Maximum Values for REFIN

The ADAQ4224 has a POR circuit that resets the ADAQ4224 at initial power-up or whenever VDD\_5V or VDD\_1.8V drops below its specified operating range.

Note that the VDD\_5V and the VLDO supplies have internal 1  $\mu$ F bypass capacitors inside the package, VIO have an internal 0.2

analog.com Rev. PrE | 42 of 69

 $\mu F$  bypass capacitor, while VDDH, VSSH, VDD\_FDA, VSS\_FDA and VDD have internal 0.1  $\mu F$  bypass capacitor. These internal capacitors reduce BOM count and solution size. If the bulk supply bypass capacitors are not close to the ADC, external capacitors can be added next to the ADC. The minimum rise time for all supplies is 100  $\mu s$ .

# **Power Consumption States**

During a conversion, the power consumption of the ADAQ4224 is at its highest. When the conversion is complete, it enters a standby state and much of the internal circuitry is powered down, and current consumption drops to less than 20% relative to the conversion state. To ensure full accuracy, some circuitry, including the reference buffer, remains powered on during the standby state.

The device can be placed into a lower power shutdown state during periods when the convert clock is idle by writing 0x3 to the OPERATING\_MODES bit field of the device configuration register (see the Device Configuration Register section) . The default value of this bit field is [00] for normal operating mode. In the shutdown state, the current consumption typically drops to less than 10  $\mu$ A.

## **Shutdown Mode**

When the ADC enters shutdown mode, the internal reference buffer is disabled and a 500  $\Omega$  switch connects REFIN to the output of the internal reference buffer, which keeps the 2  $\mu F$  capacitor on the output of the internal buffer charged up to allow fast recovery when the ADC exits shutdown mode. Because of this keep-alive switch, there is some charge injected to the REFIN pin when the ADC enters shutdown mode (400 pC) and exits shutdown mode (5 pC). When leaving shutdown mode, the output of the internal buffer is accurate after 30  $\mu s$ .

analog.com Rev. PrE | 43 of 69

The ADAQ4224 supports a multilane SPI serial digital interface with a common bit clock (SCK). The flexible VIO pins supply allows the ADAQ4224 to communicate with any digital logic operating between 1.2 V and 1.8 V. However, for the VIO pins levels less than 1.4 V, the IO2X bit in the output driver register must be set to 1 (see the Output Driver Register section). The serial output data is clocked out on up to 4 SDO lanes (see Figure 92). An echo clock mode that is synchronous with the output data is available to ease timing requirements when using isolation on the digital interface. A host clock mode is also available and uses an internal oscillator to clock out the data bits. The SPI Clocking Mode section, Echo Clock Mode section, Host Clock Mode section, Single Data Rate section, Dual Data Rate section, 1-Lane Output Data Clocking Mode section, 2-Lane Output Data Clocking Mode section, 4-Lane Output Data Clocking Mode section, and Data Output Modes Summary section describe the operation of the ADAQ4224 SPI.

The default communication mode upon power up is 1-Lane Mode, SPI Mode, SDR mode and 24-bit differenatial data.



Figure 92. ADAQ4224 Multilane SPI

#### **SPI SIGNALS**

The SPI is a multilane interface that is used to both configure the ADC as well as retrieve sampled data. It consists of the following signals:

- ▶ CS (input) (chip select). CS must be set to low to initiate and enable a data transfer to or from the SDI pins or SDOx pins of the ADC. CS timing for reading sample data can be moderated by observing the state of the BUSY pin. For echo clock mode and host clock mode, CS timing must be controlled by the host processor because the BUSY\_SCKOUT pin is used as the bit clock output for these clocking modes.
- SDI (input). Serial data input stream from the host controller to the ADC. The SDI signal is only used when writing data into one of the user registers of the ADAQ4224.
- CNV (input). The CNV signal is sourced by the host controller and initiates a sample conversion. The frequency of the CNV signal determines the sampling rate of the ADAQ4224. The maximum frequency of the CNV clock is 2 MSPS.

- SCK (input). Serial data clock sourced by the host controller. The maximum SCK rate supported for output data transfer is 100 MHz. For register reads and writes, the maximum SCK rate is 86 MHz for the VIO pins > 1.71 V, and 81 MHz for 1.14 V ≤ the VIO pins < 1.71 V.</p>
- ➤ SDO0 through SDO3 (outputs). Data lanes to the host controller. The number of active data lanes can be either 1, 2, or 4 lanes (see Table 21). The number of data lanes is configured in the Modes Register section.
- BUSY\_SCKOUT (output). The behavior of the BUSY\_SCKOUT pin is dependent on the selected clocking mode. Table 20 defines the behavior of the BUSY\_SCKOUT pin for each clocking mode.

Table 20. BUSY SCKOUT Pin Behavior vs. Clocking Mode

| Clocking Mode     | Behavior                                                                                                                                                                                                                                        |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI Clocking Mode | Valid BUSY_SCKOUT pin signal for the ADC conversion status. The busy signal on the BUSY_SCKOUT pin goes high when a conversion is triggered by the CNV signal. The busy signal on the BUSY_SCKOUT pin goes low when the conversion is complete. |
| Echo Clock Mode   | Bit clock. The BUSY_SCKOUT pin is a delayed version of SCK input.                                                                                                                                                                               |
| Host Clock Mode   | Bit clock. The BUSY_SCKOUT pin sources the clock signal from the internal oscillator.                                                                                                                                                           |

# **Register Access Mode**

The ADAQ4224 offers programmable user registers that are used to configure the device as outlined in the Registers section. By default, at power-up, the device is in conversion mode. Therefore, to access the user registers, a special access command must be sent by the host controller over the SPI, as shown in Figure 5. When this register access command is sent over the SPI, the device enters the register configuration mode. To read back the values from one of the user registers listed in the Registers section, the host controller must send the pattern shown in Figure 4. To write to one of the user registers, the host controller must send the pattern shown in Figure 3. In either case (read/write), the host controller must always issue 24 clock pulses on SCK line and pull  $\overline{\text{CS}}$  low for the entire transaction.

After writing to/reading from the appropriate user registers, the host controller must exit the register configuration mode by writing 0x01 to register address 0x0014 as detailed in the EXIT configuration mode register. An algorithm for register read/write access is as follows:

- **1.** Perform a read back from a dummy register address 0x3FFF, to enter the register configuration mode.
- 2. Read back from or write to the desired user register addresses.
- Exit the register configuration mode by writing 0x01 to register address 0x0014. Exiting register configuration mode causes the register updates to take effect.

analog.com Rev. PrE | 44 of 69

#### Stream Mode

The ADAQ4224 also offers a way to perform bulk register read/write transactions, while the ADAQ4224 is in register configuration mode. To perform bulk read/write registers transactions,  $\overline{CS}$  must be kept low and SCK pulses must be issued in multiples of 8 as each register is only one byte (8 bits) wide. In stream mode, only address decrementing is allowed, meaning that the user can read back from/write to the initial register address and register addresses that are directly below the initial register address. It is recommended that register accesses in stream mode be applied to

register blocks with contiguous addresses. However, it is possible to address registers that are not present in the register map. To do so, simply write all zeros to these registers, or, when reading back, simply discard the contents read from these registers, since it is random data. See the Registers section to see which register address is valid and continuous. For example, to read back a 24-bit offset value in one shot, the user must issue 24 SCK pulses starting from Register Address 0x0018. Figure 93 shows timing diagram for bulk read starting at a given address.



Figure 93. Stream Mode Bulk Register Read Back Operation

analog.com Rev. PrE | 45 of 69

# SAMPLE CONVERSION TIMING AND DATA TRANSFER

A conversion is started on the rising edge of the CNV signal, as shown in Figure 94. Once the conversion is complete,  $\overline{CS}$  can be asserted, which causes the current conversion result to be loaded into the output shift register.

Referring to Figure 94 there are two optional data transfer zones for sample N. Zone 1 represents the use case where  $\overline{CS}$  is asserted immediately following the de-assertion of BUSY signal for the sample N conversion (in SPI conversion mode), or after 300 ns for echo and host clock modes. For Zone 1, the available time to read out sample N is given by:

Zone 1 data read window

$$= t_{CYC} - t_{CONV} - t_{OUIET\ CNV\ ADV}$$

For example, if  $F_{CNV}$  is 2 MSPS ( $t_{CYC}$  = 500 ns) and using the typical value of  $t_{CONV}$  (282 ns), the available window width is 198.4 ns (= 500 ns – 282 ns – 19.6 ns).

Zone 2 represents the case where assertion of  $\overline{\text{CS}}$  to read sample N is delayed until after the conversion for sample N+1 has been initiated.

To prevent data corruption, a quiet zone must be observed before and after each rising edge of the CNV signal, as shown in Figure 94. The quiet zone immediately before the rising edge of CNV is labeled as  $t_{QUIET\_CNV\_ADV}$ , and is equal to 19.6 ns. The quiet zone immediately after the rising edge of CNV is labeled  $t_{QUIET\_CNV\_DE\_LAY}$ , and is equal to 9.8 ns. Assuming that the  $\overline{CS}$  is asserted immediately after the quiet zone around the rising edge of CNV, the amount of time available to clock out the data is:

Zone 2 data read window

$$= t_{CYC} - t_{QUIET\_CNV\_DELAY} - t_{QUIET\_CNV\_ADV}$$

For example, if  $F_{CNV}$  is 2 MSPS ( $t_{CYC} = 500$  ns) and using the typical value of  $t_{CONV}$  (282 ns), the available window width is 470.6 ns (= 500 ns – 9.8 ns – 19.6 ns). The Zone 2 transfer window is longer than the Zone 1 window. This can enable the use of a slower SCK on the SPI and ease the timing requirements for the interface. When using Zone 2 for the data transfer, it is recommended to assert  $\overline{CS}$  immediately after the quiet zone. However, it must be asserted at least 25 ns before the falling edge of BUSY for sample N+1. If not, then sample N is overwritten with sample N+1.



Figure 94. Example Timing for Data Transfer Zones

analog.com Rev. PrE | 46 of 69

## **CLOCKING MODES**

This section covers the various clocking modes supported by the ADAQ4224 SPI. These modes are available for 1-lane, 2-lanes, and 4-lanes. The clocking mode is configured in the modes register (see Table 23 for register descriptions).

# **SPI Clocking Mode**

SPI clocking mode is the default clocking mode of the ADAQ4224 and is equivalent to a host-sourced bit clock (SCK), in which the host controller uses its own clock to latch the output data. The SPI-compatible clocking mode is enabled by writing 0x0 to the CLK MD

bit field of the modes register (see the Modes Register section). The interface connection is as shown in Figure 92. In this mode, the BUSY\_SCKOUT pin signal is valid and indicates the completion of a conversion (high to low transition of the BUSY\_SCKOUT pin). A simplified sample cycle is shown in Figure 95. When not in averaging mode, if the host controller does not use the BUSY\_SCKOUT pin signal to detect the completion of a conversion and instead uses an internal timer to retrieve the data, the host controller must wait at least 300 ns after the rising edge of the CNV pulse before asserting  $\overline{\text{CS}}$  low. When operating in block averaging mode, the host controller must assert  $\overline{\text{CS}}$  low no sooner than 300 ns after the rising edge of the CNV pulse for the last sample in the block.



Figure 95. Typical Sample Cycle for SPI Clocking Mode

analog.com Rev. PrE | 47 of 69

## **Echo Clock Mode**

Figure 96 shows the signal connections for the echo clock mode. The echo clock mode is enabled by writing 0x1 to the CLK MD bit field of the modes register (see the Modes Register section). In this mode, the BUSY SCKOUT pin cannot be used to detect a conversion completion. The BUSY SCKOUT pin becomes a bit clock output and is sourced by looping through the SCK of the host controller to the BUSY SCKOUT pin (with some fixed delay, 5.4 ns to 7.9 ns, depending on the voltage of the VIO pins). To begin retrieving the conversion data in nonaveraging mode, the host controller must assert  $\overline{\text{CS}}$  low no sooner than 300 ns after the rising edge of the CNV pulse. When the ADC is configured for block averaging mode, the host controller must assert  $\overline{\text{CS}}$  low no sooner than 300 ns after the rising edge of the CNV pulse for the last sample in the block. Example timing diagrams are shown in the Data Clocking Requirements and Timing section. When echo clock mode is enabled, the BUSY\_SCKOUT pin is aligned with the SDOx pins transitions, making the data and clock timing insensitive to asymmetric propagation delays in the paths of the SDOx pins and SCK pins.



Figure 96. Echo Clock Mode Signal Path Diagram

### **Host Clock Mode**

When enabled, host clock mode uses the internal oscillator as the bit clock source. The host clock mode is enabled by writing 0x2 to the CLK MD bit field of the modes register. The bit clock frequency can be programmed in the OSC DIV bit field in the internal oscillator register, with available divisor values of 1, 2, or 4 (see the Internal Oscillator Register section). Figure 97 shows the signal connections for the host clock mode. In this mode, the BUSY SCKOUT pin provides the bit clock output and cannot be used to detect a conversion completion. The ADAQ4224 automatically calculates the number of clock pulses required to clock out the conversion data based on word size, number of active lanes, and choice of single data rate mode or dual data rate mode. The number of clock pulses can be read from the OSC LIMIT bit field of the internal oscillator register. The SCK IN from the host must not be active. When retrieving the conversion data in nonaveraging mode, the host must not assert  $\overline{\text{CS}}$  low sooner than 300 ns after

the rising edge of the CNV pulse. When the ADC is configured in averaging mode for  $2^N$  averages, the host must not assert  $\overline{CS}$  low sooner than 300 ns after the rising edge of the CNV pulse for the last sample in the block.



Figure 97. Host Clock Mode Signal Path Example

# Single Data Rate

Single data rate clocking (SDR), in which one bit (per active lane) is clocked out during a single clock cycle, is supported for all output configurations and sample formats (see Table 21). The SDR clocking mode is enabled by default at power-up or can be enabled by writing 0 to the DDR\_MD bit of the modes register (see the Modes Register section).

## **Dual Data Rate**

Dual data rate (DDR) mode (two data bit transitions per clock cycle per active lane) is available only for host clock mode and echo clock mode.

The DDR clocking mode is enabled by writing 1 to the DDR\_MD bit of the modes register (see the Modes Register section). The DDR mode uses half the number of SCK pulses to clock out conversion data in comparison to SDR mode.

# 1-Lane Output Data Clocking Mode

1-lane is the default output data clocking mode at power-up. The 1-lane output data clocking mode is enabled by writing 0x0 to the LANE\_MD bit of the modes register (see the Modes Register section). The active lane is SDO0. Example timing diagrams for 1-lane mode using SPI clocking mode, echo clock mode, and host clock mode are in the Data Clocking Requirements and Timing section.

# 2-Lane Output Data Clocking Mode

When 2-lane output data clocking mode is enabled, the sample word bits are split between two SDO lanes. Figure 103 shows how the bits are allocated between the lanes for 2-lane mode. The bit arrangement is the same for SPI clock mode, echo clock mode, and host clock mode. 2-lane output data clocking mode is enabled by writing 0x1 to the LANE\_MD bit of the modes register (see

analog.com Rev. PrE | 48 of 69

the Modes Register section). The host controller must recombine the data coming from the SDO lanes to reconstruct the original sample word. The number of SCK pulses required to clock out the conversion data is reduced by one-half with respect to the 1-lane mode. Table 21 lists the active SDO lanes for 2-lane mode. Example timing diagrams for 2-lane mode using SPI clock mode, echo clock mode, and host clock mode are in the Data Clocking Requirements and Timing section.

# 4-Lane Output Data Clocking Mode

When 4-lane output data clocking mode is enabled, the sample word bits are split between four SDO lanes. Figure 104 shows how the bits are allocated between the lanes for 4-lane mode. The bit arrangement is the same for SPI clock mode, echo clock mode,

and host clock mode. 4-lane output data clocking mode is enabled by writing 0x2 to the LANE\_MD bit of the modes register (see the Modes Register section). The host controller must recombine the data coming from the SDO lanes to reconstruct the original sample word. The number of SCK pulses required to clock out the conversion data is reduced by one-fourth with respect to the 1-lane output data clocking. The active SDO lanes for 4-lane mode are shown in Table 21. Example timing diagrams for 4-lane mode using SPI clock mode, echo clock mode, and host clock mode are in the Data Clocking Requirements and Timing section.

# **Data Output Modes Summary**

Table 21 is a summary of the supported data output modes of the ADAQ4224.

Table 21. ADAQ4224 Supported Data Output Modes

| •               |                        |            | Supported Data Clocking |                                |
|-----------------|------------------------|------------|-------------------------|--------------------------------|
| Number of Lanes | Active SDO Lanes       | Clock Mode | Mode                    | Output Sample Data-Word Length |
|                 | SD00                   | SPI        | SDR only                | 24 or 32                       |
|                 |                        | Echo       | SDR and DDR             | 24 or 32                       |
|                 |                        | Host       | SDR and DDR             | 24 or 32                       |
|                 | SD00, SD01             | SPI        | SDR only                | 24 or 32                       |
|                 |                        | Echo       | SDR and DDR             | 24 or 32                       |
|                 |                        | Host       | SDR and DDR             | 24 or 32                       |
|                 | SD00, SD01, SD02, SD03 | SPI        | SDR only                | 24 or 32                       |
|                 |                        | Echo       | SDR and DDR             | 24 or 32                       |
|                 |                        | Host       | SDR and DDR             | 24 or 32                       |

analog.com Rev. PrE | 49 of 69

# DATA CLOCKING REQUIREMENTS AND TIMING

# **Basic and Averaging Conversion Cycles**

Figure 98 shows the basic conversion cycle for a single sample. This cycle applies to SPI clocking mode. When using echo clock mode and host clock mode, the BUSY\_SCKOUT pin function is disabled and the bit clock is sourced on the BUSY\_SCKOUT pin. The data transfer must meet the requirements described in the Sample Conversion Timing and Data Transfer section.

Table 22 contains the minimum and maximum values for the conversion timing parameters, which apply to all clocking modes.

Table 22. Conversion Cycle Timing Parameters

| Parameter         | Min    | Max                 |
|-------------------|--------|---------------------|
| t <sub>CNVH</sub> | 10 ns  | No specific maximum |
| t <sub>CNVL</sub> | 20 ns  | No specific maximum |
| t <sub>CONV</sub> | 264 ns | 300 ns              |

The duration of the data transfer period is dependent on the sample resolution, number of active lanes, SCK frequency, and data clocking mode (SDR or DDR). The nominal value of the transfer duration is given by

Data Transfer Duration = 
$$t_{TRANS} = \frac{N_{BITS}}{M_{LANES}}$$
  
  $\times \frac{1}{f_{SCK}} \times \frac{1}{K}$  seconds

where:

 $N_{BITS}$  = number of bits to clock out  $M_{LANES}$  = number of lanes used to clock out the data (1, 2, or 4)  $f_{SCK}$  = SCK clock frequency, in Hz K = 1 (SDR only, DDR not available for SPI mode clocking)

For a given f<sub>SCK</sub>, number of data lanes, sample word size, and SDR/DDR mode, the minimum sample period when using Zone 1 for the data transfer is as follows:

Minimum Zone 1 Sample Period:

$$t_{CYC} \ge \left(\frac{N_{BITS}}{M_{LANES} \times f_{SCK} \times K}\right) + t_{CONV} + t_{QUIET\_CNV\_ADV}$$

The minimum sample period when using Zone 2 for data transfer is as follows:

$$t_{CYC} \ge \left(\frac{N_{BITS}}{M_{LANES} \times f_{SCK} \times K}\right) + t_{QUIET\_CNV\_DELAY} + t_{QUIET\_CNV\_ADV}$$

Figure 99 shows a typical conversion cycle when the averaging mode is active and SPI clocking mode is being used. The BUSY signal is asserted for a number of CNV clock periods that are equal to the configured number of samples to be averaged. The averaged sample is available when the BUSY signal is deasserted. Like nonaveraged mode, if the configured clocking mode is either echo clock or host clock, the BUSY signal is replaced by the output bit clock (SCKOUT). The host controller must manage the timing for asserting  $\overline{\text{CS}}$ .



Figure 98. Basic Single Sample Conversion Cycle



Figure 99. Example Conversion Cycle for Averaging Mode

analog.com Rev. PrE | 50 of 69

The two transfer zones that exist in non-averaging mode also exist in averaging mode (see Figure 100, Figure 101, and Figure 102).

To prevent data corruption, it is necessary to avoid SPI rising and falling edges signals taking place during quiet zones.



Figure 100. Example of Different Zones in Averaging Mode (64 Samples Averaged)



Figure 101. Example of Zone 2 in Averaging Mode (1 Bit per Sample)

analog.com Rev. PrE | 51 of 69



Figure 102. Example of Zone 2 in Averaging Mode (N Bits per Cycle)

analog.com Rev. PrE | 52 of 69

# **SPI Clocking Mode Timing Diagrams 1-Lane, SDR Mode**

Figure 6 shows a conversion cycle for single lane data output, SDR mode (1-bit per clock cycle).

# 2-Lane, SDR Mode

Figure 103 shows a conversion cycle for 2-lane data output using SDR clocking mode. See the 2-Lane Output Data Clocking Mode section for more information.



Figure 103. 2-Lane Mode, SDR Timing Diagram

analog.com Rev. PrE | 53 of 69

# 4-Lane, SDR Mode

Figure 104 shows a conversion cycle for 4-lane data output using SDR clocking mode. See the 4-Lane Output Data Clocking Mode section for more information.



Figure 104. 4-Lane, SDR Timing Diagram

analog.com Rev. PrE | 54 of 69

# **Echo Clock Timing Diagrams**

# 1-Lane, SDR Mode, Echo Clock Mode

Figure 7 shows the timing relationships for SDR mode (1-bit per SCK period) in 1-lane echo clock mode. The timing relationships between the signals apply to both 24-bit and 32-bit sample word formats.

SCKOUT is a delayed version of the incoming SCK. The delay  $(t_{DSDO})$  has a maximum value of 5.6 ns (at VIO > 1.71 V). Changes in SDOx logic states are aligned to the rising edges of SCKOUT. The clock and data edge alignments are the same for 1-lane, 2-lane, and 4-lane output data modes.

# 1-Lane, DDR Mode, Echo Clock Mode

Figure 8 shows the timing relationships for DDR mode (2-bit transitions per SCKOUT period) in 1-lane mode echo clock mode. The timing relationships between the signals apply to both 24-bit and 32-bit sample word formats.

Similar to SDR mode, SCKOUT is a delayed version of the incoming SCK. Changes in SDOx logic states are aligned to both rising and falling edges of SCKOUT.

# **Host Clock Mode Timing**

# 1-Lane, Host Clock Mode, SDR

Figure 9 shows the timing relationships for host clock mode when using SDR mode and 1-lane mode. Similar to echo clock mode, the clock rising edges are aligned to the data bit transitions. The frequency of SCKOUT signal is controlled by the OSC\_DIV value programmed in the internal oscillator register (see the Internal Oscillator Register section).

# 1-Lane, Host Clock Mode, DDR

Figure 10 shows the timing relationships for host clock mode when using DDR. Similar to echo clock mode, the rising and falling clock edges are aligned to the data bit transitions. The frequency of SCKOUT signal is controlled by the OSC\_DIV value programmed in the internal oscillator register (see the Internal Oscillator Register section).

analog.com Rev. PrE | 55 of 69

# **LAYOUT GUIDELINES**

The following layout guidelines are recommended to achieve maximum performance of the ADAQ4224:

- The ADAQ4224 contains internal 1 μF bypass capacitors for VDD\_5V and VDD\_1.8V, and VIO contains an internal 0.2 μF capacitor, so no external bypass capacitors are required. This saves board space, bill of materials count, and reduces layout sensitivity.
- ▶ It is recommended to have all the analog signals flow in from the left side of the ADAQ4224 and all the digital signals to flow in and out from the right side of the ADAQ4224 because this helps isolate analog signals from digital signals.
- ▶ Use a solid ground plane under the ADAQ4224 and connect all the analog ground (GND) pins and digital ground (IOGND) pins to the shared ground plane to avoid formation of ground loops.
- ► Traces routed to the REFIN pin must be isolated and shielded from other signals. Avoid routing signals beneath the reference trace (REFIN). If a noise reduction filter is placed between the output of the reference (or buffer) and the chosen reference input, it must be placed as close as possible to the ADAQ4224.

analog.com Rev. PrE | 56 of 69

# **REGISTERS**

The ADAQ4224 has programmable user registers that are used to configure the device. These registers can be accessed while the ADAQ4224 is in register configuration mode. Table 23 contains the complete list of the ADAQ4224 user registers and bit fields in the registers. The Register Details section contains details about the functions of each of the bit fields. The access mode specifies whether the register is comprised only of read-only bits (R) or a mix of read-only and read/write bits (R/W). Read-only bits cannot be overwritten by an SPI write transaction, but read/write bits can.

Table 23. ADAQ4224 Register Summary

| Reg  | Name                   | Bits  | Bit 7                 | Bit 6                     | Bit 5               | Bit 4           | Bit 3                 | Bit 2   | Bit 1   | Bit 0              | Reset | R/W |
|------|------------------------|-------|-----------------------|---------------------------|---------------------|-----------------|-----------------------|---------|---------|--------------------|-------|-----|
| 0x00 | INTERFACE_CONFIG<br>_A | [7:0] | SW_RESET              | RESERVED                  | ADDR_ASC<br>ENSION  | SDO_EN<br>ABLE  | RES                   | ERVED   |         | SW_RES<br>ETX      | 0x10  | R/W |
| 0x01 | INTERFACE_CONFIG<br>_B | [7:0] | SINGLE_INST           | STALLING                  | RESE                | RVED            | SHORT_INST<br>RUCTION |         | RESER   | VED                | 0x00  | R/W |
| 0x02 | DEVICE_CONFIG          | [7:0] |                       | 1                         | RESERVE             | )               |                       |         | OPER    | ATING_MO<br>DES    | 0x00  | R/W |
| 0x03 | CHIP_TYPE              | [7:0] |                       | RESER\                    | /ED                 |                 |                       | CHIP_1  | ΓΥΡΕ    |                    | 0x07  | R   |
| 0x04 | PRODUCT_ID_L           | [7:0] |                       |                           | PRO                 | DUCT_ID[7:      | 0]                    |         |         |                    | 0x00  | R   |
| 0x05 | PRODUCT_ID_H           | [7:0] |                       |                           | PRC                 | DUCT_ID[15      | :8]                   |         |         |                    | 0x20  | R   |
| 0x06 | CHIP_GRADE             | [7:0] |                       | (                         | GRADE               |                 |                       | DEVI    | CE_REV  | ISION              | 0x00  | R   |
| 0x0A | SCRATCH_PAD            | [7:0] |                       |                           | SCF                 | RATCH_VALU      | JE .                  |         |         |                    | 0x00  | R/W |
| 0x0B | SPI_REVISION           | [7:0] | SPI_T                 | /PE                       |                     |                 | VERSION               |         |         |                    | 0x81  | R   |
| 0x0C | VENDOR_L               | [7:0] |                       | VID[7:0]                  |                     |                 |                       |         | 0x56    | R                  |       |     |
| 0x0D | VENDOR_H               | [7:0] |                       | VID[15:8]                 |                     |                 |                       |         | 0x04    | R                  |       |     |
| 0x0E | STREAM_MODE            | [7:0] |                       |                           | L(                  | OP_COUNT        |                       |         |         |                    | 0x00  | R/W |
| 0x11 | INTERFACE_STATUS _A    | [7:0] | RES                   | ERVED                     | CLOCI<br>OUNT_<br>R | <_C             |                       | ESERVED | )       |                    | 0x00  | R/W |
| 0x14 | EXIT_CFG_MD            | [7:0] |                       |                           | RESER               | RVED            |                       |         |         | EXIT_CO<br>NFIG_MD | 0x00  | R/W |
| 0x15 | AVG                    | [7:0] | AVG_SYNC              | AVG_SYNC RESERVED AVG_VAL |                     |                 |                       | 0x00    | R/W     |                    |       |     |
| 0x16 | OFFSET_LB              | [7:0] |                       | USER_OFFSET[7:0]          |                     |                 |                       |         | 0x00    | R/W                |       |     |
| 0x17 | OFFSET_MB              | [7:0] |                       |                           | USEF                | R_OFFSET[1      | 5:8]                  |         |         |                    | 0x00  | R/W |
| 0x18 | OFFSET_HB              | [7:0] |                       |                           | USER                | _OFFSET[23      | :16]                  |         |         |                    | 0x00  | R/W |
| 0x19 | UNUSED1_LB             | [7:0] |                       |                           | U                   | NUSED1[7:0]     |                       |         |         |                    | 0x00  | R/W |
| 0x1A | UNUSED1_MB             | [7:0] |                       |                           | UN                  | IUSED1[15:8]    | ]                     |         |         |                    | 0x00  | R/W |
| 0x1B | UNUSED1_HB             | [7:0] |                       |                           | UN                  | USED1[23:16     | <br>6]                |         |         |                    | 0x00  | R/W |
| 0x1C | GAIN_LB                | [7:0] |                       |                           | US                  | ER_GAIN[7:0     | <br>)]                |         |         |                    | 0x00  | R/W |
| 0x1D | GAIN_HB                | [7:0] |                       |                           |                     | <br>ER_GAIN[15: |                       |         |         |                    | 0x80  | R/W |
| 0x1E | UNUSED2_LB             | [7:0] |                       |                           |                     | <br>NUSED2[7:0] |                       |         |         |                    | 0x00  | R/W |
| 0x1F | UNUSED2_HB             | [7:0] |                       |                           |                     | IUSED2[15:8]    |                       |         |         |                    | 0x80  | R/W |
| 0x20 | MODES                  | [7:0] | LANE                  | MD                        | CLK                 |                 | DDR MD                |         | DUT DAT | TA MD              | 0x00  | R/W |
| 0x21 | OSCILLATOR             | [7:0] | -                     | OSC_L                     |                     |                 |                       |         | DIV     |                    | 0x00  | R/W |
| 0x22 | 10                     | [7:0] |                       |                           | RESEF               | RVFD            |                       |         |         | IO2X               | 0x00  | R/W |
| 0x23 | TEST_PAT_BYTE0         | [7:0] |                       |                           |                     | _DATA_PAT[      | 7:01                  |         |         | 1 14 1             | 0x0F  | R/W |
| 0x24 | TEST_PAT_BYTE1         | [7:0] |                       |                           |                     | <br>_DATA_PAT[1 |                       |         |         |                    | 0x0F  | R/W |
| 0x25 | TEST_PAT_BYTE2         | [7:0] |                       |                           |                     | DATA_PAT[2:     |                       |         |         |                    | 0x5A  | R/W |
| 0x26 | TEST_PAT_BYTE3         | [7:0] |                       |                           |                     | DATA PAT[3      |                       |         |         |                    | 0x5A  | R/W |
| 0x34 | DIG_DIAG               | [7:0] | POWERUP_CO<br>MPLETED | RESET_OC<br>CURRED        | 1201_               |                 | ESERVED               |         |         | FUSE_CR<br>C_EN    | 0x40  | R/W |
| 0x35 | DIG_ERR                | [7:0] | IVII LLILU            | CONNED                    | RESEF               | RVED            |                       |         |         | FUSE_CR<br>C_ERR   | 0x00  | R/W |

analog.com Rev. PrE | 57 of 69

## INTERFACE CONFIGURATION A REGISTER

Address: 0x00, Reset: 0x10, Name: INTERFACE\_CONFIG\_A

Interface configuration settings.



Table 24. Bit Descriptions for INTERFACE CONFIG A

| Bits  | Bit Name       | Description                                                                                                                                                                                                                                         | Reset | Access |
|-------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| 7     | SW_RESET       | One of two of SW_RESET bits. This bit appears in two locations in this register. Both locations must be written at the same time to trigger a software reset of the part. All registers except for this register are reset to their default values. | 0x0   | R/W    |
| 6     | RESERVED       | Reserved.                                                                                                                                                                                                                                           | 0x0   | R      |
| 5     | ADDR_ASCENSION | Determines sequential addressing behavior.                                                                                                                                                                                                          | 0x0   | R      |
|       |                | 0: Address accessed is decremented by one for each data byte when streaming.                                                                                                                                                                        |       |        |
|       |                | 1: Not a valid option.                                                                                                                                                                                                                              |       |        |
| 4     | SDO_ENABLE     | SDO Pin Enable.                                                                                                                                                                                                                                     | 0x1   | R      |
| [3:1] | RESERVED       | Reserved.                                                                                                                                                                                                                                           | 0x0   | R      |
| 0     | SW_RESETX      | Two of two of SW_RESET bits. This bit appears in two locations in this register. Both locations must be written at the same time to trigger a software reset of the part. All registers except for this register are reset to their default values. | 0x0   | R/W    |

## INTERFACE CONFIGURATION B REGISTER

Address: 0x01, Reset: 0x00, Name: INTERFACE\_CONFIG\_B

Additional interface configuration settings.



Table 25. Bit Descriptions for INTERFACE CONFIG B

| Bits | Bit Name          | Description                                                                                 | Reset | Access |
|------|-------------------|---------------------------------------------------------------------------------------------|-------|--------|
| 7    | SINGLE_INST       | Select streaming or single instruction mode.                                                | 0x0   | R/W    |
|      |                   | 0: Streaming mode is enabled. The address decrements as successive data bytes are received. |       |        |
|      |                   | 1: Single instruction mode is enabled.                                                      |       |        |
| 3    | STALLING          | Reserved for Stalling Feature.                                                              | 0x0   | R/W    |
| 5:4] | RESERVED          | Reserved.                                                                                   | 0x0   | R      |
| 3    | SHORT_INSTRUCTION | Set the instruction phase address to 7 bits or 15 bits.                                     | 0x0   | R      |
|      |                   | 0: 15-bit addressing.                                                                       |       |        |
|      |                   | 1: 7-bit addressing.                                                                        |       |        |
| 2:0] | RESERVED          | Reserved.                                                                                   | 0x0   | R      |

analog.com Rev. PrE | 58 of 69

# **DEVICE CONFIGURATION REGISTER**

Address: 0x02, Reset: 0x00, Name: DEVICE\_CONFIG



Table 26. Bit Descriptions for DEVICE\_CONFIG

| Bits  | Bit Name        | Description                | Reset | Access |
|-------|-----------------|----------------------------|-------|--------|
| [7:2] | RESERVED        | Reserved.                  | 0x0   | R      |
| [1:0] | OPERATING_MODES | Power Modes                | 0x0   | R/W    |
|       |                 | 00: Normal Operating Mode. |       |        |
|       |                 | 11: Shutdown Mode.         |       |        |

# **CHIP TYPE REGISTER**

Address: 0x03, Reset: 0x07, Name: CHIP\_TYPE

The chip type is used to identify the family of Analog Devices products a given device belongs to. Use the chip type with the product ID to uniquely identify a given product.



Table 27. Bit Descriptions for CHIP TYPE

| Bits  | Bit Name  | Description    | Reset | Access |
|-------|-----------|----------------|-------|--------|
| [7:4] | RESERVED  | Reserved.      | 0x0   | R      |
| [3:0] | CHIP_TYPE | Precision ADC. | 0x7   | R      |

# PRODUCT ID LOW REGISTER

Address: 0x04, Reset: 0x00, Name: PRODUCT\_ID\_L

Low byte of the product ID.



Table 28. Bit Descriptions for PRODUCT\_ID\_L

| Bits  | Bit Name        | Description                                                                                       | Reset | Access |
|-------|-----------------|---------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | PRODUCT_ID[7:0] | This is the device chip type/family. Use the product ID with the chip type to identify a product. | 0x0   | R      |

# PRODUCT ID HIGH REGISTER

Address: 0x05, Reset: 0x20, Name: PRODUCT\_ID\_H

High byte of the product ID.



analog.com Rev. PrE | 59 of 69

# Table 29. Bit Descriptions for PRODUCT\_ID\_H

| Bits  | Bit Name         | Description                                                                                       | Reset | Access |
|-------|------------------|---------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | PRODUCT_ID[15:8] | This is the device chip type/family. Use the product ID with the chip type to identify a product. | 0x20  | R      |

# **CHIP GRADE REGISTER**

Address: 0x06, Reset: 0x81, Name: CHIP\_GRADE

Identifies product variations and device revisions.



Table 30. Bit Descriptions for CHIP\_GRADE

| Bits  | Bit Name        | Description                           | Reset | Access |
|-------|-----------------|---------------------------------------|-------|--------|
| [7:3] | GRADE           | This is the Device Performance Grade. |       |        |
|       |                 | ADAQ4224: 0b11100                     | 0x1C  | R      |
| [2:0] | DEVICE_REVISION | This is the Device Hardware Revision. | 0x1   | R      |

# **SCRATCH PAD REGISTER**

Address: 0x0A, Reset: 0x00, Name: SCRATCH\_PAD

This register can be used to test writes and reads.



Table 31. Bit Descriptions for SCRATCH PAD

| Bits  | Bit Name      | Description                                                                                             | Reset | Access |
|-------|---------------|---------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | SCRATCH_VALUE | Software Scratchpad. Software can write to and read from this location without any device side effects. | 0x0   | R/W    |

## **SPI REVISION REGISTER**

Address: 0x0B, Reset: 0x81, Name: SPI\_REVISION

Indicates the SPI revision.



Table 32. Bit Descriptions for SPI REVISION

| Bits  | Bit Name | Description          | Reset | Access |
|-------|----------|----------------------|-------|--------|
| [7:6] | SPI_TYPE | Always reads as 0x2. | 0x2   | R      |
| [5:0] | VERSION  | SPI Version.         | 0x1   | R      |

analog.com Rev. PrE | 60 of 69

## **VENDOR ID LOW REGISTER**

Address: 0x0C, Reset: 0x56, Name: VENDOR\_L

Low byte of the vendor ID.



Table 33. Bit Descriptions for VENDOR L

| Bits  | Bit Name | Description               | Reset | Access |
|-------|----------|---------------------------|-------|--------|
| [7:0] | VID[7:0] | Analog Devices Vendor ID. | 0x56  | R      |

#### **VENDOR ID HIGH REGISTER**

Address: 0x0D, Reset: 0x04, Name: VENDOR\_H

High byte of the vendor ID.



Table 34. Bit Descriptions for VENDOR\_H

| Bits  | Bit Name  | Description               | Reset | Access |
|-------|-----------|---------------------------|-------|--------|
| [7:0] | VID[15:8] | Analog Devices Vendor ID. | 0x4   | R      |

### STREAM MODE REGISTER

Address: 0x0E, Reset: 0x00, Name: STREAM\_MODE

Defines the length of the loop when streaming data.



Table 35. Bit Descriptions for STREAM\_MODE

| Bits  | Bit Name   | Description                                                                            | Reset | Access |
|-------|------------|----------------------------------------------------------------------------------------|-------|--------|
| [7:0] | LOOP_COUNT | Sets the data byte count before looping to start address. Not enabled in the ADAQ4224. | 0x0   | R/W    |

## **INTERFACE STATUS A REGISTER**

Address: 0x11, Reset: 0x00, Name: INTERFACE\_STATUS\_A

Status bits are set to 1 to indicate an active condition. The status bits can be cleared by writing a 1 to the corresponding bit location.



analog.com Rev. PrE | 61 of 69

Table 36. Bit Descriptions for INTERFACE STATUS A

| Bits  | Bit Name        | Description                                                                 | Reset | Access |
|-------|-----------------|-----------------------------------------------------------------------------|-------|--------|
| [7:5] | RESERVED        | Reserved.                                                                   | 0x0   | R      |
| 4     | CLOCK_COUNT_ERR | 0 = No error.                                                               | 0x0   | R/W1C  |
|       |                 | 1 = Incorrect Number of Clocks Detected in a Transaction. Write 1 to clear. |       |        |
| [3:0] | RESERVED        | Reserved.                                                                   | 0x0   | R      |

# **EXIT CONFIGURATION MODE REGISTER**

Address: 0x14, Reset: 0x00, Name: EXIT\_CFG\_MD



Table 37. Bit Descriptions for EXIT\_CFG\_MD

| Bits  | Bit Name       | Description                                                                                              | Reset | Access |
|-------|----------------|----------------------------------------------------------------------------------------------------------|-------|--------|
| [7:1] | RESERVED       | Reserved.                                                                                                | 0x0   | R      |
| 0     | EXIT_CONFIG_MD | Exit Register Config Mode. Write 1 to exit register config mode. Self clearing upon $\overline{CS}$ = 1. | 0x0   | R/W    |

## **AVERAGING MODE REGISTER**

Address: 0x15, Reset: 0x00, Name: AVG



Table 38. Bit Descriptions for AVG

| Bits  | Bit Name                      | Description                                                         | Reset | Access |
|-------|-------------------------------|---------------------------------------------------------------------|-------|--------|
| 7     | AVG_SYNC                      | Averaging Filter Reset. 1 = reset, self clearing.                   | 0x0   | R/W    |
| [6:5] | RESERVED                      | Reserved.                                                           | 0x0   | R      |
| [4:0] | AVG_VAL                       | Averaging Filter Block Length, 2 <sup>N</sup> .                     | 0x0   | R/W    |
|       |                               | 0x00 = no averaging. use only 0x01 through 0x10 for averaging mode. |       |        |
|       | $0x01 = 2^1 \text{ samples.}$ |                                                                     |       |        |
|       | $0x02 = 2^2$ samples.         |                                                                     |       |        |
|       | $0x03 = 2^3 $ samples.        |                                                                     |       |        |
|       |                               | $0x04 = 2^4$ samples.                                               |       |        |
|       |                               | $0x05 = 2^5 \text{ samples.}$                                       |       |        |
|       |                               |                                                                     |       |        |
|       |                               | $0x0F = 2^{15}$ samples.                                            |       |        |
|       |                               | $0x10 = 2^{16}$ samples.                                            |       |        |
|       |                               | 0x11 through 0x1F = invalid.                                        |       |        |

# **OFFSET REGISTERS**

Address: 0x16, Reset: 0x00, Name: OFFSET\_LB



analog.com Rev. PrE | 62 of 69

Table 39. Bit Descriptions for OFFSET\_LB

| Bits  | Bit Name         | Description                                                                        | Reset | Access |
|-------|------------------|------------------------------------------------------------------------------------|-------|--------|
| [7:0] | USER_OFFSET[7:0] | 24-Bit Offset. Twos complement (signed).<br>$1 LSB = \frac{V_{REF}}{2^{23}}/GAIN.$ | 0x0   | R/W    |

Address: 0x17, Reset: 0x00, Name: OFFSET\_MB



Table 40. Bit Descriptions for OFFSET\_MB

| Bits  | Bit Name          | Description                                                                     | Reset | Access |
|-------|-------------------|---------------------------------------------------------------------------------|-------|--------|
| [7:0] | USER_OFFSET[15:8] | 24-Bit Offset. Twos complement (signed). $1 LSB = \frac{V_{REF}}{2^{23}}/GAIN.$ | 0x0   | R/W    |

Address: 0x18, Reset: 0x00, Name: OFFSET\_HB



Table 41. Bit Descriptions for OFFSET\_HB

| Bits  | Bit Name           | Description                                                                          | Reset | Access |
|-------|--------------------|--------------------------------------------------------------------------------------|-------|--------|
| [7:0] | USER_OFFSET[23:16] | 24-Bit Offset. Twos complement (signed).<br>$1 LSB = \frac{V_{REF}}{2^{23}} / GAIN.$ | 0x0   | R/W    |

## **GAIN REGISTERS**

Address: 0x1C, Reset: 0x00, Name: GAIN\_LB



Table 42. Bit Descriptions for GAIN LB

| Bits  | Bit Name       | Description                                                                                                            | Reset | Access |
|-------|----------------|------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | USER_GAIN[7:0] | Gain Word (Unsigned). Multiplier Output = Input × Gain Word/0x8000. Maximum Effective Gain = 0xFFFF/ 0x8000 = 1.99997. | 0x0   | R/W    |

Address: 0x1D, Reset: 0x80, Name: GAIN\_HB



analog.com Rev. PrE | 63 of 69

Table 43. Bit Descriptions for GAIN HB

| Bits  | Bit Name        | Description                                                                                                           | Reset | Access |
|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | USER_GAIN[15:8] | Gain Word (Unsigned). Multiplier Output = Input × Gain Word/0x8000. Maximum Effective Gain = 0xFFFF/0x8000 = 1.99997. | 0x80  | R/W    |

# **MODES REGISTER**

Address: 0x20, Reset: 0x00, Name: MODES



Table 44. Bit Descriptions for MODES

| Bits  | Bit Name    | Description                                                   | Reset | Access |
|-------|-------------|---------------------------------------------------------------|-------|--------|
| 7:6]  | LANE_MD     | Lane Mode Select.                                             | 0x0   | R/W    |
|       |             | 00 = one lane.                                                |       |        |
|       |             | 01 = two lanes.                                               |       |        |
|       |             | 10 = four lanes.                                              |       |        |
|       |             | 11 = invalid setting.                                         |       |        |
| [5:4] | CLK_MD      | Clock Mode Select.                                            | 0x0   | R/W    |
|       |             | 00 = SPI clocking mode.                                       |       |        |
|       |             | 01 = echo clock mode.                                         |       |        |
|       |             | 10 = host clock mode.                                         |       |        |
|       |             | 11 = invalid setting.                                         |       |        |
| 3     | DDR_MD      | DDR Mode Enable/Disable.                                      | 0x0   | R/W    |
|       |             | 0 = SDR.                                                      |       |        |
|       |             | 1 = DDR (only valid for echo clock mode and host clock mode). |       |        |
| 2:0]  | OUT_DATA_MD | Output Data Mode Select.                                      | 0x0   | R/W    |
|       |             | 000 = 24-bit differential data.                               |       |        |
|       |             | 001 = 16-bit differential data + 8-bit common-mode data.      |       |        |
|       |             | 010 = 24-bit differential data + 8-bit common-mode data.      |       |        |
|       |             | 011 = 30-bit averaged differential data + OR bit + SYNC bit.  |       |        |
|       |             | 100 = 32-bit test data pattern (TEST_DATA_PAT).               |       |        |

# **INTERNAL OSCILLATOR REGISTER**

Address: 0x21, Reset: 0x00, Name: OSCILLATOR



Table 45. Bit Descriptions for OSCILLATOR

| Bits  | Bit Name  | Description                                                                                                                                                                                                                  | Reset | Access |
|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:2] | OSC_LIMIT | Oscillator Limit Setting. Oscillator is limited to this number of clock pulses plus one. Automatically calculated by the AD4630-24 based on the data word size, number of active SDO lanes, and data rate mode (SDR or DDR). | 0x0   | R      |
| [1:0] | OSC_DIV   | Oscillator Frequency Divider Setting.                                                                                                                                                                                        | 0x0   | R/W    |
|       |           | 00 = no divide (divide by 1).                                                                                                                                                                                                |       |        |
|       |           | 01 = divide by 2.                                                                                                                                                                                                            |       |        |

analog.com Rev. PrE | 64 of 69

#### Table 45. Bit Descriptions for OSCILLATOR (Continued)

| Bits | Bit Name | Description           | Reset | Access |
|------|----------|-----------------------|-------|--------|
|      |          | 10 = divide by 4.     |       |        |
|      |          | 11 = invalid setting. |       |        |

# **OUTPUT DRIVER REGISTER**

Address: 0x22, Reset: 0x00, Name: IO



Table 46. Bit Descriptions for IO

| Bits  | Bit Name | Description                        | Reset | Access |
|-------|----------|------------------------------------|-------|--------|
| [7:1] | RESERVED | Reserved.                          | 0x0   | R      |
| 0     | IO2X     | Double Output Driver Strength.     | 0x0   | R/W    |
|       |          | 1 = double output driver strength. |       |        |
|       |          | 0 = normal output driver strength. |       |        |

# **TEST PATTERN REGISTERS**

Address: 0x23, Reset: 0x0F, Name: TEST\_PAT\_BYTE0



Table 47. Bit Descriptions for TEST\_PAT\_BYTE0

| Bits  | Bit Name           | Description                                        | Reset | Access |
|-------|--------------------|----------------------------------------------------|-------|--------|
| [7:0] | TEST_DATA_PAT[7:0] | 32-Bit Test Pattern. Applied when OUT_DATA_MD = 4. | 0xF   | R/W    |

Address: 0x24, Reset: 0x0F, Name: TEST\_PAT\_BYTE1



Table 48. Bit Descriptions for TEST\_PAT\_BYTE1

| Bits  | Bit Name            | Description                                        | Reset | Access |
|-------|---------------------|----------------------------------------------------|-------|--------|
| [7:0] | TEST_DATA_PAT[15:8] | 32-Bit Test Pattern. Applied when OUT_DATA_MD = 4. | 0xF   | R/W    |

Address: 0x25, Reset: 0x5A, Name: TEST\_PAT\_BYTE2



Table 49. Bit Descriptions for TEST\_PAT\_BYTE2

| Bits  | Bit Name             | Description                                        | Reset | Access |
|-------|----------------------|----------------------------------------------------|-------|--------|
| [7:0] | TEST_DATA_PAT[23:16] | 32-Bit Test Pattern. Applied when OUT_DATA_MD = 4. | 0x5A  | R/W    |

analog.com Rev. PrE | 65 of 69

Address: 0x26, Reset: 0x5A, Name: TEST\_PAT\_BYTE3



Table 50. Bit Descriptions for TEST\_PAT\_BYTE3

| Bits  | Bit Name             | Description                                        | Reset | Access |
|-------|----------------------|----------------------------------------------------|-------|--------|
| [7:0] | TEST_DATA_PAT[31:24] | 32-Bit Test Pattern. Applied when OUT_DATA_MD = 4. | 0x5A  | R/W    |

# **DIGITAL DIAGNOSTICS REGISTER**

Address: 0x34, Reset: 0x40, Name: DIG\_DIAG



Table 51. Bit Descriptions for DIG\_DIAG

| Bits  | Bit Name          | Description                                                                                                 | Reset | Access |
|-------|-------------------|-------------------------------------------------------------------------------------------------------------|-------|--------|
| 7     | POWERUP_COMPLETED | 1 = Power-Up Completed. Self clearing.                                                                      | 0x0   | R      |
| 6     | RESET_OCCURRED    | Reset Occurred. This bit is set to 1 upon a reset event. Write 1 to clear (useful for detecting brownouts). | 0x1   | R/W1C  |
| [5:1] | RESERVED          | Reserved.                                                                                                   | 0x0   | R      |
| 0     | FUSE_CRC_EN       | Fuse CRC Enable. Write a 1 to force recheck of CRC.                                                         | 0x0   | R/W    |

# **DIGITAL ERRORS REGISTER**

Address: 0x35, Reset: 0x00, Name: DIG\_ERR



Table 52. Bit Descriptions for DIG\_ERR

| Bits  | Bit Name     | Description                                                                   | Reset | Access |
|-------|--------------|-------------------------------------------------------------------------------|-------|--------|
| [7:1] | RESERVED     | Reserved.                                                                     | 0x0   | R      |
| 0     | FUSE_CRC_ERR | Fuse CRC Error. This bit is set to 1 upon a fuse CRC error. Write 1 to clear. | 0x0   | R/W1C  |

analog.com Rev. PrE | 66 of 69

# **TEMPERATURE SENSOR REGISTERS**

The ADAQ4224 has programmable user registers that are used to control and configure the temperature sensor. The registers are organized as shown on Table 53 . All memory commands are described in detail in the Function Commands column.

Table 53. Temperature Sensor Register Summary

| Offset | Read or Write | Register Name        |             | Function Commands                     |
|--------|---------------|----------------------|-------------|---------------------------------------|
| 0x00   | R             | T_MSB                | T_LSB       | Temperature 16-bit word               |
| 0x02   | R/W           | CONFIGURATION/STATUS |             | Configuration/Status                  |
| 0x04   | R/W           | TH_MSB               | TH_LSB      | Alarm threshold high 16-bit word      |
| 0x06   | R/W           | TL_MSB               | TL_LSB      | Alarm threshold low 16-bit word       |
| 0x08   | R/W           | TH_HYST_MSB          | TH_HYST_LSB | Hysteresis high threshold 16-bit word |
| 0x0A   | R/W           | TL_HYST_MSB          | TL_HYST_LSB | Hysteresis low threshold 16-bit word  |

analog.com Rev. PrE | 67 of 69

# **TEMPERATURE SENSOR REGISTER DETAILS**

# **CONFIGURATION AND STATUS REGISTER**

Address 0x02, Name: CONFIGURATION/STATUS

Table 54. Bit Descriptions for CONFIGURATION/STATUS Register

| Bits    | Bit Name          | Description                                                                                                                                                                                                                                                | Reset | Access |
|---------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| 15      | OVER TEMP STATUS  | Indicates measured temperature is above the high threshold temperature. Behavior is set by the COMPA-RATOR/INTERRUPT and FAULT QUEUE bits.                                                                                                                 | 0b0   | R      |
| 14      | UNDER TEMP STATUS | Indicates measured temperature is under the low threshold temperature. Behavior is set by the COMPARA-TOR/INTERRUPT and FAULT QUEUE bits.                                                                                                                  | 0b0   | R      |
| 13      | PEC ERROR         | 1 = When PEC enable bit is 1. 0 = When PEC enable bit is 0.                                                                                                                                                                                                | 0b0   | R      |
| 12      | RESERVED          | Reserved.                                                                                                                                                                                                                                                  | 0b0   | R      |
| [11:10] | FAULT QUEUE       | Sets how many consecutive temperature faults must occur before over temperature or under temperature faults are indicated in the status bits.                                                                                                              |       | R/W    |
| 9       | COMP/INT          | 1 = OT and UT status bits in interrupt mode. 0 = OT and UT status bits in comparator mode.                                                                                                                                                                 |       | R/W    |
| 8       | ALARM POLARITY    | 1 = ALARM pin active state is low. 0 = ALARM pin active state is high.                                                                                                                                                                                     |       | R/W    |
| [7:6]   | RESOLUTION        | Sets the temperature conversion resolution.                                                                                                                                                                                                                | 0b11  | R/W    |
| 5       | TIMEOUT           | 1 = disables bus timeout. 0 = enable bus timeout.                                                                                                                                                                                                          | 0b0   | R/W    |
| 4       | PEC ENABLE        | 1 = A PEC byte is appended to the end of each message transfer.                                                                                                                                                                                            | 0b0   | R/W    |
| [3:1]   | CONVERSION RATE   | 0b000 = Shutdown mode, else Automatic Conversion Mode.  If conversion is on going when this field is set to 0b000, the device completes the conversion first before entering shutdown mode.                                                                | 0b101 | R/W    |
| 0       | ONE-SHOT          | Set CONVERSION RATE bits first before setting this bit to 1.  1 = prompts a new temperature conversion.  Shutdown mode : returns to 0 after temperature conversion.  Automatic sampling mode: complete on-going conversion before starting a new sequence. | 0b0   | R/W    |

analog.com Rev. PrE | 68 of 69

# **OUTLINE DIMENSIONS**



Figure 105. 178-Ball Chip Scale Package, Ball Grid Array (Dimensions shown are in millimeters)

