

# Circuit Note

**Devices Connected/Referenced** 

## **CN-0585**

|                                          |                                                                                                    | ADAQ23876 | 16-Bit, 15 MSPS, µModule<br>Data Acquisition Solution                                            | ADP124   | 5.5 V Input, 500 mA, Low<br>Quiescent Current, CMOS<br>Linear Regulator with 31 Fixed-<br>output Voltages |
|------------------------------------------|----------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------|
|                                          |                                                                                                    | AD3552R   | Dual Channel, 16-Bit, 33<br>MUPS, Multispan, Multi-IO SPI<br>DAC                                 | AD7291   | 8-Channel, I2C, 12-Bit SAR<br>ADC with Temperature Sensor                                                 |
|                                          |                                                                                                    | LTM8078   | Dual 1.4 A, Single 2.8 A Step-<br>Down Silent Switcher µModule<br>Regulator                      | AD8541   | General-Purpose CMOS Single<br>Rail-to-Rail Amplifier                                                     |
|                                          | Circuits from the Lab <sup>®</sup> refer-<br>ence designs are engineered                           | LTM8049   | Dual SEPIC or Inverting<br>µModule DC/DC Converter                                               | ADR4525  | Ultralow-Noise, High-Accuracy<br>2.5 V Voltage Reference                                                  |
| <b>Circuits</b><br>from the <b>Lab</b> ° | and tested for quick and easy<br>system integration to help solve<br>today's analog, mixed-signal, | LT3045    | 20 V, 500 mA, Ultralow<br>Noise, Ultrahigh PSRR Linear<br>Regulator                              | MAX77958 | Standalone USB Type-C and USB Power Delivery Controller                                                   |
| Reference Designs                        | and RF design challenges.<br>For more information and/or                                           | AD8065    | High Performance, 145 MHz<br><i>FastFET</i> <sup>™</sup> Op Amps                                 | MAX20333 | Adjustable Current-Limit Switch with Low Power Mode                                                       |
|                                          | support, visit<br>www.analog.com/CN0585.                                                           | LT3032    | Dual 150 mA Positive/Negative<br>Low Noise Low Dropout Linear<br>Regulator                       | LT3094   | -20 V, 500 mA, Ultralow Noise,<br>Ultrahigh PSRR Negative Linear<br>Regulator                             |
|                                          |                                                                                                    | ADP223    | Dual, 300 mA Adjustable<br>Output, Low Noise, High PSRR<br>Voltage Regulator                     | LTC6655  | 0.25 ppm Noise, Low Drift<br>Precision References                                                         |
|                                          |                                                                                                    | LTM8074   | 40 V <sub>IN</sub> , 1.2 A Silent Switcher<br>µModule Regulator                                  | MAX7301  | 4-Wire-Interfaced, 2.5 V to 5.5<br>V, 20-Port and 28-Port I/O<br>Expander                                 |
|                                          |                                                                                                    | ADP122    | 5.5 V Input, 300 mA, Low<br>Quiescent Current, CMOS<br>Linear Regulator, Fixed Output<br>Voltage |          |                                                                                                           |

Devices Connected/Referenced

## Quad Channel, Low Latency, Data Acquisition and Signal Generation Module

#### **EVALUATION AND DESIGN SUPPORT**

- Circuit Evaluation Boards
  - CN0585 Circuit Evaluation Board (EVAL-CN0585-FMCZ)
- Design and Integration Files
  - Schematics, Layout Files, Bill of Materials, Software

#### **CIRCUIT FUNCTIONS AND BENEFITS**

As modern electronic, electromechanical, and electro-optical systems continue to shrink in size, require faster response times, and have more stringent accuracy requirements, performance of the data acquisition and hardware-in-the-loop (HIL) systems required to develop and test these systems must keep pace.

The circuit shown in Figure 1 consists of four 16-bit analog-to-digital (ADC) channels and four 16-bit digital-to-analog (DAC) channels that are interfaced with a field programmable gate array (FPGA) through a low pin count (LPC) FPGA mezzanine card (FMC) connector, providing a complete real-time precision data acquisition and signal generation platform with on-board power rails, voltage monitoring, logic level translation, general purpose I/O, I2C, SPI, and an application-specific analog front-end (AFE) interface connector.

A full capture and conversion of up to four simultaneous differential analog input signals at 15 MSPS can be performed in under 100 ns, with pin configurable input voltage ranges of ±10 V, ±5 V, ±4.096 V, ±2.5 V, and ±1.5 V.

Four analog output channels are provided using two dual 33 MSPS DACs with pin-configurable output voltage ranges of 0 V to +2.5 V, 0 V to +5 V, ±5 V, and ±10 V, enabling full-scale settled analog outputs to be generated in under 200 ns from initial data write to the DACs. Four simultaneous outputs can be generated at 15 MSPS or two can be generated at 30 MSPS. Analog bandwidth up to 5 MHz is supported for both signal acquisition and generation

#### analog.com

Circuits from the Lab<sup>™</sup> circuits from Analog Devices have been designed and built by Analog Devices engineers. Standard engineering practices have been employed in the design and construction of each circuit, and their function and performance have been tested and verified in a lab environment at room temperature. However, you are solely responsible for testing the circuit and determining its suitability and applicability for your use and application. Accordingly, in no event shall Analog Devices be liable for direct, indirect, special, incidental, consequential or punitive damages due to any cause whatsoever connected to the use of any Circuits from the Lab circuits. (Continued on last page)



## **CN-0585**

The software interface is through the Linux industrial input/output (IIO) framework, providing a host of debug and development utilities and cross platform application support. Software templates are available in popular programming languages like Python and  $\mathsf{MATLAB}^{\texttt{B}}$  to enable customized signal generation and data acquisition. Hardware description language (HDL) templates are available to facilitate the addition of custom functionality.



Figure 1. CN0585 Simplified Block Diagram

Circuits from the Lab<sup>™</sup> circuits from Analog Devices have been designed and built by Analog Devices engineers. Standard engineering practices have been employed in the design and construction of each circuit, and their function and performance have been tested and verified in a lab environment at room temperature. However, you are solely responsible for testing the circuit and determining its suitability and applicability for your use and application. Accordingly, in no event shall Analog Devices be liable for direct, indirect, special, incidental, consequential or punitive damages due to any cause whatsoever connected to the use of any Circuits from the Lab circuits. (Continued on last page) Rev. 0 | 2 of 9

#### **CIRCUIT DESCRIPTION**

#### ANALOG INPUTS

The CN0585 can accommodate analog input ranges of  $\pm 10$  V,  $\pm 5$  V,  $\pm 4.096$  V,  $\pm 2.5$  V, and  $\pm 1.5$  V by utilizing pin-configurable input attenuation and gain settings. Table 1 shows the pin configuration for each input range. Each of the four ADC input channels can be independently configured to any of the available input voltage ranges.

#### Table 1. Analog Input Range Configuration

| Input<br>Range | Differential Input Signal<br>Connections      | Feedback Connections                         |
|----------------|-----------------------------------------------|----------------------------------------------|
| ±10 V          | IN2P, IN2N                                    | OUTP shorted to IN1N<br>OUTN shorted to IN1P |
| ±5 V           | IN1P, IN1N                                    | OUTP shorted to IN2N<br>OUTN shorted to IN2P |
| ±4.096 V       | IN2P, IN2N                                    | No connect                                   |
| ±2.5 V         | IN1P, IN1N                                    | No connect                                   |
| ±1.5 V         | IN1P shorted to IN2P,<br>IN1N shorted to IN2N | No connect                                   |

#### ANALOG-TO-DIGITAL CONVERSION

The CN0585 board features four ADAQ23876 16-bit 15 MSPS data acquisition µModules<sup>®</sup> providing simultaneous, synchronized acquisition of four differential input channels. Each channel's voltage range can be independently configured through the six input pins. Figure 2 shows the functional diagram of the ADAQ23876, including the six input selection pins shown in Table 1.



Figure 2. ADAQ23876 Functional Diagram

#### **Voltage Reference**

The default ADC reference configuration uses the internal 2.048 V,  $\pm 0.1\%$  accurate, 20 ppm/°C max voltage reference. For more stringent use cases where the accuracy and temperature drift is an issue, an external LTC6655 2.048 V,  $\pm 0.025\%$  accurate, 2 ppm/°C max voltage reference can be used.

## DIGITAL-TO-ANALOG CONVERSION

The CN0585 board contains two AD3552R 16-bit 33 MSPS DACs, providing four analog output signals to the AFE connector. Each DAC output voltage range can be individually selected using the pin configurations shown in Table 2.

For each output voltage range option, the minimum and maximum output voltages are set 1.5% higher and lower than the listed values. This ensures that the desired full-scale or zero-scale ampli-

tude within that range can be generated without signal clipping. In addition to the pin configurations, the DAC device register settings must be changed to match the output voltage range selected. These register settings can be updated using the provided software interfaces.

#### Table 2. Analog Output Range Configuration

| Output Range | Range Configuration Connections |
|--------------|---------------------------------|
| ±10 V        | DACx to DACx_RFB0               |
| ±5 V         | DACx to DACx_RFB0_X2            |
| 0 V to 10 V  | DACx to DACx_RFB0_X2            |
| 0 V to 5 V   | DACx to DACx_RFB0_X1            |
| 0 V to 2.5 V | DACx to DACx_RFB0_X1            |

Figure 3 shows the functional diagram of the AD3552R, including the output voltage range configuration pins shown in Table 2.



Figure 3. AD3552R Functional Diagram

## Voltage Reference

The default DAC reference configuration uses the internal 2.5 V,  $\pm 0.3\%$  accurate, 10 ppm/°C max voltage reference. For more stringent use cases where the accuracy and temperature drift is an issue, an external ADR4525 2.5 V,  $\pm 0.02\%$  accurate, 2 ppm/°C max voltage reference can be used.

#### DIGITAL INTERFACE

The CN0585 relies on external clock signals provided through the FMC interface to operate. Figure 4 shows the digital interface between the ADC/DAC components and the FMC connector.

Each of the four ADC channels requires a low voltage differential signaling (LVDS) interface consisting of a differential CLK, DA, DB, and DCO signals. Each pair of DAC channels requires a quad SPI interface consisting of CS, SCLK, SDO0, SDO1, SDO2, SDO3, and LDAC signals. The signals are made available on the FMC connector and are intended to interface with an external FPGA board.



Figure 4. CN0585 Clocking and Digital Connections

The CN0585 FPGA firmware synchronizes ADC acquisitions from multiple channels, as well as provides analog feedback from the DAC outputs, with minimal latency. Special care must be taken to ensure CNV signals and clocks are synchronized between channels and that clocking can support 15 MSPS to ensure low latency feedback.

#### AD3552R Quad SPI Mode

Data is transferred to the AD3552R DACs from the FPGA through the FMC LPC connector using a quad serial peripheral interface (QSPI) dual data rate interface.

In quad SPI mode, the SDI/SDIO0, SDO/SDIO1, SDIO2, and SDIO3 data lines are bidirectional, as shown in Figure 5. During the data phase, the R/W bit of the instruction phase defines the direction of the data lines. During the instruction phase, the data lines are always configured as inputs. In quad SPI mode, consecutive bits are serialized in groups of four, as shown in Figure 6.



Figure 5. AD3552R Quad SPI Connection



Figure 6. AD3552R Quad SPI Write Operation with Double Data Rate

#### ADAQ23876 LVDS Interface

In Figure 7, the ADAQ23876 conversion is controlled by the CNV+ and CNV– inputs, which are driven directly with an LVDS signal. A rising edge on CNV+ samples the analog inputs and initiates a conversion.



Figure 7. ADAQ23876 Digital Output Interface to an FPGA

At high sample rates, the required LVDS interface data rate can reach >400 Mbps. Most FPGAs can support this rate, but if a lower data rate is desired, the two-lane output mode can be used. When the TWOLANES input pin is connected high (VIO), the ADAQ23876 outputs two bits at a time on DA-/DA+ and DB-/DB+, as shown in Figure 8.

|       | SAMPLE N                       |                                         |                                        |
|-------|--------------------------------|-----------------------------------------|----------------------------------------|
| NALOG | + t <sub>AP</sub>              | SAMPLE N + 1                            | _                                      |
| INPUT |                                |                                         |                                        |
| -     |                                |                                         |                                        |
| -     | /                              |                                         |                                        |
|       |                                | tere                                    |                                        |
| CLV+  |                                | χ                                       |                                        |
| 0     |                                |                                         |                                        |
| CLK+  |                                | <sup>★</sup>                            | ······································ |
| CLK-  |                                |                                         | <u>k_k_k_</u>                          |
| DCO+  | ηπητ                           | <u></u>                                 | ΠΠ                                     |
| DCO-  |                                | /////////////////////////////////////// | <u></u>                                |
| DA-   | 013 011 09 07 25 09 01 LOGIC 0 | D15 Erstern and ar to an LOGIC 0        | D15 07 05 00 01                        |
| DB+   |                                |                                         | V DIA Valadara                         |
| 08-   |                                |                                         |                                        |
| OUT   | PLIT DATA FROM SAMPLE N - 1    | OUTPUT DATA FROM SAMPLE N               | OUTPUT DATA FROM SAMPLE N ± 1          |

Figure 8. ADAQ23876 Two-Lane Output Mode Timing Diagram

## POWER TREE

The primary power for the CN0585 is provided by the USB-C PD power adapter, which must supply at least 12 V and up to 1.5 A. A MAX77958 USB-C power delivery controller configures the power adapter to deliver 20 V. The complete power tree can be seen in Figure 9.



Figure 9. CN0585 Power Tree

The LTM8078 dual output step-down converter provides 10 V and 5.5 V outputs, which supply the remainder of the power tree.

The LTM8049 dual channel inverting DC/DC converter outputs +15 V and -15 V rails, which are used to feed further power stages and are made available at the AFE connector.

The LT3045 and LT3094 ultralow noise, low dropout (LDO) regulators provide +12 V and -12 V rails, respectively, which provide the supply voltages for the AD8065 *FastFET*<sup>TM</sup> op amps at the DAC outputs and which are also made available at the AFE connector.

The LT3032 low noise, LDO regulator provides +5 V and -5 V supply voltages for the internal amplification stage of each ADAQ23876.

The ADP223 low noise regulator provides the 5 V supply voltages for the ADCs and DACs.

The LTM8074 step-down regulator provides a 2.5 V output to the ADP122 and ADP124 low quiescent current linear regulators, which in turn, provide the digital supply voltages for the DACs and ADCs, respectively.

The USB-PD -15 V, -12 V, +12 V, and +15 V power rails described above are made available at the AFE connector. Additionally, a +3.3 V rail is fed through from the FPGA FMC connector to the AFE connector.

#### **VOLTAGE MONITORING**

The CN0585 provides voltage monitoring on important power rails to ensure the board is operating properly. These monitored values are measured using an AD7291 12-bit, 8 channel ADC and a resistive divider network, which is shown in Table 3. The full list of monitored rails includes the  $\pm$ 12 V DAC amplifier rails, the  $\pm$ 5 V ADC amplifier rails, the 5 V analog ADC and DAC rails, and the 1.8 V and 2.5 V digital ADC and DAC rails.

#### Table 3. Voltage Scaling

| Voltage Monitor<br>Channel | CN0585 Power Rail             | Measured<br>Voltage | Actual<br>Voltage |
|----------------------------|-------------------------------|---------------------|-------------------|
| voltage0                   | +12 V (AD8065 DAC amp)        | 2.26 V              | 12 V              |
| voltage1                   | -12 V (AD8065 DAC amp)        | 0.65 V              | -12 V             |
| voltage2                   | +5 V (ADAQ23876 internal amp) | 2.06 V              | 5 V               |
| voltage3                   | -5 V (ADAQ23876 internal amp) | 0.76 V              | -5 V              |
| voltage4                   | +5 V (DAC)                    | 2.06 V              | 5 V               |
| voltage5                   | +5 V (DAC)                    | 2.06 V              | 5 V               |
| voltage6                   | +2.5 V (digital)              | 2.25 V              | 2.5 V             |
| voltage7                   | +1.8 V (digital)              | 1.80 V              | 1.8 V             |

#### SYSTEM PERFORMANCE

## Latency

Figure 10 shows the latency and settling time of the CN0585 output as captured by an oscilloscope. With the CN0585 DAC output set to ADC input mode, a pulse (shown in red) was applied to one of the ADC channel inputs, and the corresponding DAC

#### analog.com

channel output (shown in blue) was monitored. The latency from the measured input signal to the DAC output signal beginning to rise was approximately 250 ns; 50 ns of this delay is attributed to the internal FPGA data processing, while the remaining 200 ns of the delay is attributed to ADC data capture and DAC update.



Figure 10. DAC Output Latency

## Analog Input Performance

The analog signal acquisition path of the CN0585 exhibits very high spurious-free dynamic range (SFDR). Figure 11 shows a 16K point FFT of the ADC's data at a sample rate of 15 MSPS, with a 1 kHz,  $\pm 10$  V sinusoidal input signal. The CN0585 achieves 105 dB of SFDR, dominated by the 3rd harmonic. All other spurs are lower than 120 dBC across the full 7.5 MHz input frequency range.



Figure 11. CN0585 Analog Input Acquisition Spectrum

Figure 12 shows the input frequency response of the ADC.





015

#### **Output Filtering**

A low pass filter is present at the output of each DAC. Figure 13 shows the frequency response of the filter as measured to 7.5 MHz with the ADC output used as the DAC input.



Figure 13. Full System Loopback Frequency Response

Figure 14 shows the frequency response of the output, with ideal waveforms generated in software, loaded into a cyclic buffer, and written to the DAC. Slightly less attenuation is seen in this plot due to the lower latency when compared to the full loopback measurement, which must pass samples to the FPGA and back.



Figure 14. DAC Output Frequency Response

## Analog Output Linearity

The linearity of the CN0585 analog output is directly resultant from that of the AD3552R DAC. Figure 15 shows the integral nonlinearity (INL) of the DAC plotted against its full range of codes measured at 25°C. The DACs are intended to operate at 30 MSPS, so expected performance would be similar to 33 MSPS.



Figure 15. Integral Linearity of the AD3552R

Figure 16 shows the differential nonlinearity (DNL) of the DAC measured at 25°C.



Figure 16. Differential Nonlinearity of the AD3552R

## LAYOUT CONSIDERATIONS

For all high speed layouts carrying sensitive analog signals like the CN0585, it is important to follow the recommended printed circuit board (PCB) design practices for both low noise analog and digital high speed circuits. These include minimizing trace lengths, separating or shielding analog signals from high speed digital signals, using solid ground planes under signal traces, and minimizing via usage on sensitive analog and high speed digital traces.

The CN0585 PCB is a 10-layer design, utilizing several ground planes to separate analog, high speed digital, low speed digital, and power delivery signals. Careful consideration must be given to match the separate signals classes with solid ground plane returns. All clock and data lines to and from the ADCs and DACs should be routed as 100  $\Omega$  differential pairs and be length-matched between channels to within 10 mm to minimize timing skew to less than 75 ps.

Trace lengths from the ADC and DAC devices should be minimized to achieve a propagation delay of less than 0.5 ns from the devices to the FMC connector. Analog trace lengths from the AFE interface connector to the ADC inputs and DAC outputs should be minimized to reduce interference from external sources and minimize any gain errors from the input and output range configuration resistors.

## SIMULATION AND MODELING

Simulink<sup>®</sup> can be used to create custom HDL models, which can be loaded into the FPGA and run in real time using the CN0585. Algorithms can be used to implement control systems, perform digital signal processing (DSP) operations on measured signals, or emulate hardware functions.

Figure 17 shows the placement of a Simulink model inserted in both receive and transmit signal paths within the CN0585 block diagram. This means that ADC samples are passed through the HDL model and stored into memory and that DAC samples are passed through the HDL model and output to the AFE connector. HDL models can also be inserted in receive-only or transmit-only signal paths, which provides access exclusively to ADC inputs or DAC outputs, respectively.



Figure 17. CN0585 Block Diagram with Simulink Block

For any receive signal path models inserted, the modified samples can be accessed using Python, MATLAB<sup>®</sup>, or by viewing them using the IIO Oscilloscope software as shown in Figure 18.



Figure 18. Captured Samples Viewed in IIO Oscilloscope

#### **COMMON VARIATIONS**

The AD3542R DAC can be used in place of the AD3552R for applications where a maximum of only two 15 MSPS channels are required and an increase in small signal settling time of ~20% is tolerable at a lower system cost and footprint area.

The discrete LTC2387-16 ADC can be used in place of the ADAQ23876 in order to configure alternate input voltage ranges. For applications requiring higher resolution, the LTC2387-18 can be used instead.

#### **CIRCUIT EVALUATION AND TEST**

This section covers the setup and procedure for evaluating the EVAL-CN0585-FMCZ. For complete setup details and other important information, refer to the CN0585 User Guide.

For a full functional test setup and results, refer to the CN0584 circuit note.

022

## EQUIPMENT NEEDED

#### **Required Hardware**

- CN0585 circuit evaluation board (EVAL-CN0585-FMCZ)
- Zedboard Xilinx Zinq development board
- 16 GB SD card
- Micro-USB cable
- USB-C wall adapter
- Ethernet cable
- Host PC (Windows or Linux)
- Oscilloscope

#### **Required Software**

- ► IIO Oscilloscope
- Analog Devices, Inc. Kuiper Linux image

#### **GETTING STARTED**

- 1. Flash an SD card with the Analog Devices Linux Kuiper image.
- 2. Configure the SD card with the appropriate boot files.
- 3. Connect the Zedboard to the EVAL-CN0585-FMCZ.
- 4. Connect the power supply to the EVAL-CN0585-FMCZ.
- 5. Connect the Ethernet cable and the UART micro-USB cable to Zedboard, and the other ends to the host PC.



Figure 19. CN0585 Functional Test Block Diagram

#### FUNCTIONAL TEST SETUP

1. Launch IIO Oscilloscope and connect to the Zedboard, as shown in Figure 20.

| Oscillosco                                                                                            | pe Connection                                                                                                                                         |                                                |                    |                                         |                                            |                     |            |
|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------|-----------------------------------------|--------------------------------------------|---------------------|------------|
| elect or [                                                                                            | iscover libliO Contex                                                                                                                                 | ts                                             |                    |                                         |                                            |                     |            |
| Disco                                                                                                 | verable / Scan                                                                                                                                        |                                                |                    |                                         |                                            |                     |            |
| Filter                                                                                                | Local VISB V Net                                                                                                                                      | work (IP)                                      |                    |                                         |                                            |                     |            |
| Context:                                                                                              | (e000b000ethernetffff                                                                                                                                 | fff00,ad7291_1,                                | ltc2387,xadc,one-b | it-adc-dac,axi-ad                       | 3552r-0,axi-ad3552r-1                      | ) [ip:analog.local] |            |
| O Serial                                                                                              | Context                                                                                                                                               |                                                |                    |                                         |                                            |                     |            |
| Port                                                                                                  | COM3                                                                                                                                                  | ~                                              | 115200             |                                         | 8N1                                        |                     |            |
| O Man                                                                                                 | al                                                                                                                                                    |                                                |                    |                                         |                                            |                     |            |
| LIPL                                                                                                  |                                                                                                                                                       |                                                |                    |                                         |                                            |                     |            |
| UNI.                                                                                                  |                                                                                                                                                       |                                                |                    |                                         |                                            |                     |            |
| Context D<br>Linux an<br>Context A<br>hdl syste                                                       | escription<br>alog 5.10.0-98158-gf6f(<br>ttributes<br>m id = [][dk fmc] [sys]                                                                         | )43b19428 #45 !                                | SMP PREEMPT Tue I  | Nov 22 10:29:25 E                       | ET 2022 armv7l<br>[dev.   dk] git [a5fd94] | 9c561a02eb749abf4e  | 077b006ba  |
| Context D<br>Linux an<br>Context A<br>hdl_syste<br>hw_carrie<br>local,kerr<br>uri = ip:a<br>ip,ip-add | escription<br>alog 5.10.0-98158-gf6f(<br>ttributes<br>m_id = [Ildk_fmc] [sys<br>r = Xilinx Zynq ZED<br>el = 5.10.0-98158-gf6f(<br>nalog_local<br>r =  | )43b19428 #45 :<br>rom custom str<br>)43b19428 | SMP PREEMPT Tue l  | Nov 22 10:29:25 E                       | ET 2022 armv7l<br>[dev_lidk] git [a5fd94!  | 9c561a02eb749abf4e  | :077b006ba |
| Context D<br>Linux an<br>Context A<br>hdl_syste<br>hw_carrie<br>local,kerr<br>uri = ip:a<br>ip,ip-add | escription<br>alog 5.10.0-98158-gf6ff<br>ttributes<br>m_id = [lldk_fmc] [sys<br>r = Xilinx Zynq ZED<br>rel = 5.10.0-98158-gf6ff<br>nalog.local<br>r = | 043b19428 #45 5<br>rom custom str<br>043b19428 | SMP PREEMPT Tue l  | Nov 22 10:29:25 E<br>I [zed] git branch | ET 2022 armv7l<br>[dev_lldk] git [a5fd94!  | 9c561a02eb749abf4e  | :077b006ba |

Figure 20. IIO Oscilloscope Connection Panel

 In IIO Oscilloscope, set the AD3552R DAC output ranges to ±10 V and the input source to dma\_input as shown in Figure 21.

| Device  | axi-ad3   | 552r-0   |        | ~            |   |           |              |
|---------|-----------|----------|--------|--------------|---|-----------|--------------|
| IO Dev  | ice Attri | butes    |        |              |   |           |              |
| Read    | globa     |          | ~      | output_range | ~ | Filename: | output_range |
| Write   | Value:    |          |        | -10/+10V     | ~ |           |              |
| legiste | r         |          |        | 0/2.5V       |   |           |              |
| Registe | r Map S   | ettings- |        | 0/5V         |   |           |              |
| Source  | 8         | SPI      |        | 0/10V        |   |           |              |
| Displa  | y Mode:   | Deta     | iled R | e -5/+5V     |   |           |              |
| Enab    | le AutoF  | lead     |        | -10/+10V     |   |           |              |

#### Figure 21. IIO Oscilloscope Configuration Panel

3. Navigate to the DMM tab of IIO Oscilloscope and confirm that the voltage monitor values align with those shown in Figure 22.

| evice<br>ad7291_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ad7291_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   | 0                                                                                                                                                                                                                                                                                       |
| e000b000ethernetfffffff00<br>xadc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   | ad7291_1ttemp0 = 37.00 °C<br>ad7291_1tvoltage0 = 2.268677 Volt<br>ad7291_1voltage1 = 0.625610 Volt<br>ad7291_tvoltage2 = 2.060547 Volt<br>ad7291_tvoltage2 = 2.0571953 Volt<br>ad7291_tvoltage4 = 2.094727 Volt<br>ad7291_tvoltage5 = 2.085571 Volt<br>ad7291_tvoltage5 = 2.089571 Volt |
| < description of the second se | > | ad7291_1:voltage7 = 1.809692 Volt                                                                                                                                                                                                                                                       |

Figure 22. IIO Oscilloscope Voltage Monitor Panel

 Navigate to the DAC Data Manager and load the provided sinewave\_0.3.mat sample waveform to each DAC output channel as shown in Figure 23.

| Ela fatticas Mala                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - 0 : | × |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|
| oe gemogs gep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |   |
| Controls                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |   |
| axi-ad3552r-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |   |
| DAC Buffer Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |   |
| File Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |   |
| sinewave_0.3.mat 😑 Load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |   |
| Waveform loaded successfully.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |   |
| Scale(dBFS): 0.0 dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |   |
| Stop buffer transmission                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |   |
| Enable/Disable cyclic buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |   |
| DAC Channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |   |
| ✓ voltage0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |   |
| C >>>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |   |
| C 2005                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |   |
| 2 voorget<br>and ad3552r-1<br>DAC Beffor Settings<br>Re Schooling                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |   |
| Voorget                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |   |
| C Deserver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |   |
| 2 2009<br>2009<br>2009<br>2009<br>2009<br>2009<br>2009<br>200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |   |
| C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |   |
| Difference of the second secon |       |   |
| Di conservi il con |       |   |
| COS AND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |   |

Figure 23. IIO Oscilloscope DAC Output Panel

#### TEST RESULTS

21

After following the steps in the test setup, each DAC channel should be outputting a 150 kHz sinusoidal signal. Use the oscillo-scope to probe each of the four DAC output test points, which are labeled TP1 to TP4, and confirm that the waveform is present.

## LEARN MORE

CN0585 Design Support Package

LTpowerCAD® Design Tool

Webinar, *Get More Out of Your Precision Low-Latency Signal Chain,* Analog Devices.

AN-1279 Application Note, *How to Oversample 5 MSPS*, 18-Bit/16-Bit Precision SAR Converters to Increase Dynamic Range, Analog Devices.

AN-1120 Application Note, *Noise Sources in Low Dropout (LDO) Regulators*, Analog Devices.

AN-1026 Application Note, *High Speed Differential ADC Driver Design Considerations,* Analog Devices.

AN-928 Application Note, *Understanding High Speed DAC Testing and Evaluation*, Analog Devices.

AN-501 Application Note, *Aperture Uncertainty and ADC System Performance*, Analog Devices.

## DATA SHEETS AND EVALUATION BOARDS

ADAQ23876 Data Sheet ADAQ23876 Evaluation Board AD3552R Data Sheet AD3552R Evaluation Board LTM8078 Data Sheet LTM8078 Evaluation Board LTM8049 Data Sheet LTM8049 Evaluation Board LT3045 Data Sheet LT3045 Evaluation Board AD8065 Data Sheet AD8065 Evaluation Board LT3032 Data Sheet

LT3032 Evaluation Board

ADP223 Data Sheet

ADP223 Evaluation Board

LTM8074 Data Sheet LTM8074 Evaluation Board

ADP122 Data Sheet

ADP122 Evaluation Board

ADP124 Data Sheet

ADP124 Evaluation Board

AD7291 Data Sheet

AD7291 Evaluation Board

AD8541 Data Sheet

AD8541 Evaluation Board

ADR4525 Data Sheet

ADR4525 Evaluation Board

MAX77958 Data Sheet

MAX77958 Evaluation Board

MAX20333 Data Sheet

MAX20333 Evaluation Board

LT3094 Data Sheet

LT3094 Evaluation Board

LTC6655 Data Sheet

MAX7301 Data Sheet

## **REVISION HISTORY**

04/2023—Revision 0: Initial Version



ESD Caution ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

(Continued from first page) Circuits from the Lab circuits are intended only for use with Analog Devices products and are the intellectual property of Analog Devices or its licensors. While you may use the Circuits from the Lab circuits in the design of your product, no other license is granted by implication or otherwise under any patents or other intellectual property by application or use of the Circuits from the Lab circuits. Information furnished by Analog Devices is believed to be accurate and reliable. However, Circuits from the Lab circuits are supplied "as is" and without warranties of any kind, express, implied, or statutory including, but not limited to, any implied warranty of merchantability, noninfringement or fitness for a particular purpose and no responsibility is assumed by Analog Devices for their use, nor for any infringements or other rights of third parties that may result from their use. Analog Devices the right to change any Circuits from the Lab circuits are not but not but not do so.



©2023-2023 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. One Analog Way, Wilmington, MA 01887-2356, U.S.A.