





**Report Title:** Product Transfer of the ADM70X

family to 0.5um TSMC2B06

**Report Number: 6883** 

**Date:** 3 March 2008

Analog Devices Reliability . Gateway Business Park, Special Economic Park, Javelera, Gen. Trias . Cavite, Philippines

Tel: 632.867.7030 Fax: 632.867.7200 www.analog.com



## **Summary**

This report documents the successful completion of the reliability qualification requirements for release of the ADM705, ADM706, ADM707 and ADM708 products in a leaded and non-lead 8-SOICnb package. The ADM705 is a low cost microprocessor supervisory circuit.

**Table 1: ADM705 Product Characteristics** 

#### **Device**

| OS  |
|-----|
|     |
| SiN |
|     |
| 3   |

Package/Assembly

| Available Package(s)  | 8-SOICnb             |
|-----------------------|----------------------|
| Body Size (mm)        | 5.00 x 4.00 x 1.75   |
| Assembly Location     | Amkor-P              |
| Die Attach            | Ablestik 84-1LMIS R4 |
| Lead Frame Material   | Copper               |
| Bond Wire Type        | Gold                 |
| Bond Wire Dia. (mils) | 1.00                 |
| Mold Compound         | Sumitomo 6600H       |

| Lead Finish                | 85Sn/15Pb |
|----------------------------|-----------|
| Moisture Sensitivity Level | 1         |
| Maximum Peak Reflow (°C)   | 225C      |

| Lead Finish                | 100Sn |
|----------------------------|-------|
| Moisture Sensitivity Level | 1     |
| Maximum Peak Reflow (°C)   | 260C  |



# **Description/Results of Tests Performed**

Table 2 provides a description of the qualification tests conducted and the associated test results on the ADM705 and other products manufactured on the same technologies as described in the product characteristics table.

**Table 2: Process Qualification Test Results** 

| Test Name         | Conditions                                    | Specification | Part Number | Fab<br>Process        | Lot<br>Number | Sample<br>Size | Qty.<br>Rejects |
|-------------------|-----------------------------------------------|---------------|-------------|-----------------------|---------------|----------------|-----------------|
| HTOL <sup>1</sup> | 150C <tj<175c,<br>Biased 500hrs</tj<175c,<br> | JESD22-A108   | ADM705      | 0.5um<br>DHTM<br>CMOS | S217679.2     | 77             | 0               |

Samples of the many devices manufactured with these process technologies are continuously undergoing reliability evaluation as part of the ADI Reliability Monitor Program. Additional qualification data is available on Analog Devices' web site at: <a href="http://www.analog.com/world/quality/read/1stpage.html">http://www.analog.com/world/quality/read/1stpage.html</a>.

• Bake: 24 hrs @ 125°C

• Unbiased Soak: 168 hrs @ 85°C, 85%RH

• Reflow: 3 passes through an oven with a peak temperature of 260+0/-5°C

Samples of the many devices manufactured with this packaging technology are continuously undergoing reliability evaluation as part of the ADI Reliability Monitor Program. Additional qualification data is available on Analog Devices' web site at: <a href="http://www.analog.com/world/quality/read/1stpage.html">http://www.analog.com/world/quality/read/1stpage.html</a>.

<sup>&</sup>lt;sup>1</sup> These Samples were subjected to preconditioning (per J-STD-020 Level 1) prior to the start of the stress test. Level 1 preconditioning consists of the following:



## **ESD Testing**

The results of Human Body Model (HBM) and Field Induced Charge Device Model (FICDM) ESD testing are summarized in Table 3.

ADI measures ESD results using stringent test procedures based on the specifications listed in the above table. Any comparison with another supplier's results should ensure that the same ESD test procedures have been used. For further details, please see the EOS/ESD chapter of the ADI Reliability Handbook at <a href="http://www.analog.com/world/quality/manuals/">http://www.analog.com/world/quality/manuals/</a>.

Table 3: ADM705 ESD Test Results

| ESD Model | Package  | ESD Test Spec             | RC Network   | Highest Pass<br>Level | First Fail<br>Level | Class |
|-----------|----------|---------------------------|--------------|-----------------------|---------------------|-------|
| FICDM     | 8-SOICnb | JESD22-C101               | 1Ω, Cpkg     | 1500V                 | NA                  | C6    |
| НВМ       | 8-SOICnb | ESD Assoc.<br>STM5.1-2001 | 1.5kΩ, 100pF | 4500V                 | NA                  | 3A    |

### **Latch-up Testing**

Six samples of the AD705 passed Latch-up testing at Ta=25°C per JEDEC Standard JESD78, Class I, Level B.

### **Approvals**

Reliability Engineer: Fergus Downey

This report has been approved by electronic means (3.5).

#### **Additional Information**

Data sheets and other additional information are available on Analog Devices' web site at the addresses shown below.

Home Page: <a href="http://www.analog.com">http://www.analog.com</a>

Sales Info: <a href="http://www.analog.com/world/corp">http://www.analog.com/world/corp</a> fin/sales directory/distrib.html

Reliability Data: <a href="http://www.analog.com/world/quality/read/1stpage.html">http://www.analog.com/world/quality/read/1stpage.html</a>
<a href="http://www.analog.com/corporate/quality/manuals/">http://www.analog.com/corporate/quality/manuals/</a>