

# Automotive Audio Bus (A<sup>2</sup>B) Transceiver

# **Silicon Anomaly List**

# AD2426/AD2427/AD2428

# ABOUT AD2426/AD2427/AD2428 SILICON ANOMALIES

These anomalies represent the currently known differences between revisions of the  $A^2B^{\ensuremath{\mathbb{R}}}$  AD2426/AD2427/AD2428 product(s) and the functionality specified in the AD2426/AD2427/AD2428 data sheet(s) and the Technical Reference manual.

# SILICON REVISIONS

A silicon revision number with the form "x.x" is branded on all parts. The silicon revision can be electronically determined by reading the **A2B\_VERSION** register.

| Silicon Revision | A2B_VERSION |
|------------------|-------------|
| 0.3              | 0x03        |
| 0.2              | 0x02        |
| 0.1              | 0x01        |
| 0.0              | 0x00        |

# APPLICABILITY

Some anomalies apply only to specific A2B transceiver parts. In the table below an "x" indicates that the feature only applies to the part indicated, and the specific anomalies for that feature appear in the rightmost column. In addition, each anomaly applies to specific silicon revisions as listed in the SUMMARY OF SILICON ANOMALIES table.

| Feature           | AD2426 | AD2427 | AD2428 | Anomalies |  |  |
|-------------------|--------|--------|--------|-----------|--|--|
| Bus Monitor Mode  |        |        | х      | 18000028  |  |  |
| Main node Capable |        |        | х      | 18000051  |  |  |

# **ANOMALY LIST REVISION HISTORY**

The following revision history lists the anomaly list revisions and major changes for each anomaly list revision.

| Date       | Anomaly List Revision | Data Sheet Revision | Additions and Changes                                                                                           |
|------------|-----------------------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| 7/24/2023  | G                     | Rev.E               | Removed Obsolete AD2420 and AD2429 models<br>Added Silicon Revision 0.3<br>Modified Anomalies:18000060,18000052 |
| 11/23/2022 | F                     | Rev.D               | Modified Anomaly:18000027, 18000052<br>Added Anomalies:18000068, 18000069, 18000073                             |
| 11/16/2021 | E                     | Rev.B               | Added Silicon Revision 0.2                                                                                      |
| 08/30/2021 | D                     | Rev.B               | Included AD2420, AD2429<br>Added Anomalies:18000050, 18000051, 18000052, 18000059, 18000060                     |
| 12/18/2019 | С                     | Rev.A               | Added Anomaly:18000044                                                                                          |

# NOTE

- 1. For mixed node systems with different A<sup>2</sup>B part numbers, refer to all applicable A<sup>2</sup>B anomaly sheets.
- 2. Analog Devices is in the process of updating documentation to provide terminology and language that is culturally appropriate. This is a process with a wide scope and will be phased in as quickly as possible. Thank you for your patience.

A<sup>2</sup>B is a registered trademark of Analog Devices, Inc.

# NR004699G

#### **Document Feedback**

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# SUMMARY OF SILICON ANOMALIES

The following table provides a summary of AD2426/AD2427/AD2428 anomalies and the applicable silicon revision(s) for each anomaly.

| No. | ID       | Description                                                                                                                           | Rev<br>0.0 | Rev<br>0.1 | Rev<br>0.2 | Rev<br>0.3 |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------|
| 1   | 18000027 | PRBS Test Mode May Erroneously Report Bit Errors                                                                                      | х          | х          | х          | х          |
| 2   | 18000028 | BMMCFG.BMMRXEN Bit Does Not Behave as Expected                                                                                        |            | х          | х          | x          |
| 3   | 18000030 | I <sup>2</sup> C Signals Clamp When I <sup>2</sup> C Bus Voltage Is Higher Than IOVDD                                                 |            |            |            |            |
| 4   | 18000044 | I <sup>2</sup> C t <sub>LOW</sub> Spec Violation In Fast Mode I <sup>2</sup> C Operations on Subordinate Node                         |            | х          |            | •          |
| 5   | 18000050 | Upslot Data Corruption During Partial Rediscovery                                                                                     | х          | х          | х          | x          |
| 6   | 18000051 | Transmit Data Channels On A <sup>2</sup> B Main Node Shifts When First Subordinate Node Disconnects                                   |            | х          | х          | x          |
| 7   | 18000052 | Concurrent Use Of GPIO-Over-Distance And Remote Peripheral Access May Result In Error                                                 | х          | х          | х          | x          |
| 8   | 18000059 | Bus Read Access To Subordinate Node register May Be Corrupted By Simultaneous Local I <sup>2</sup> C Read                             | х          | x          |            |            |
| 9   | 18000060 | 0 A <sup>2</sup> B Subordinate Node May Drive Free-running I <sup>2</sup> C Signals When Exposed To Invalid I <sup>2</sup> C Protocol |            | x          | x          | x          |
| 10  | 18000068 | Host Access To Sub-node Register Or Remote Peripheral May Fail When Downstream Node Discovery Process Completes                       | х          | x          | x          | x          |
| 11  | 18000069 | PDM Interface Performance Specifications Deviations In The Datasheet                                                                  | х          | х          | х          | х          |
| 12  | 18000073 | Bus Write Access To Subordinate Node Register May Be Corrupted By Simultaneous Local I <sup>2</sup> C Write                           | х          | x          | x          | •          |

Key: x = anomaly exists in revision

. = Not applicable

# **DETAILED LIST OF SILICON ANOMALIES**

The following list details all known silicon anomalies for the AD2426/AD2427/AD2428 including a description, workaround, and identification of applicable silicon revisions.

# 1. 18000027 - PRBS Test Mode May Erroneously Report Bit Errors:

# **DESCRIPTION:**

The PRBS (pseudorandom binary sequence) test mode may erroneously report bit errors for following conditions:

- 1. When I2S/TDM transmit block is enabled.
- 2. Data slots with ECC/compression enabled.
- 3. When a subordinate node contributes downstream slots.

Conditions 1 and 2 can occur on both A2B main node and subordinate nodes. Condition 3 occurs only at the source subordinate node.

# WORKAROUND:

Do not run PRBS mode with I<sup>2</sup>S/TDM transmit block enabled. In order to make sure I<sup>2</sup>S/TDM transmit block is disabled, the **A2B\_I2SCFG.TX0EN** and **A2B\_I2SCFG.TX1EN** bits must be cleared on each node before enabling PRBS mode. Do not run PRBS mode with data slot formatting enabled. Make sure that **A2B\_SLOTFMT.DNFMT** and **A2B\_SLOTFMT.UPFMT** bits are cleared before enabling PRBS mode.

Also, make sure not to run PRBS mode with any subordinate node contributing downstream slots.

# **APPLIES TO REVISION(S):**

0.0, 0.1, 0.2, 0.3

# 2. 18000028 - BMMCFG.BMMRXEN Bit Does Not Behave as Expected:

# **DESCRIPTION:**

In bus monitor mode, the **A2B\_BMMCFG.BMMCXEN** bit allows software to control enable of A-side LVDS receiver and when the bus monitor node locks to the bus. This bit is used to keep the A-side LVDS receiver static while bus monitor node is being attached, and it is also used to re-initiate the bus monitor lock sequence without physically detaching the bus monitor node.

The A-side LVDS receiver is expected to be disabled when **BMMRXEN** = 0. However, due to this anomaly, the **BMMRXEN** bit is not functional when PLL is not locked and the A-side LVDS receiver can only be disabled/re-enabled after PLL is locked i.e. when PLL is not locked, the **BMMRXEN** bit is ignored and the A-side LVDS receiver is always enabled. Therefore, if bus monitor node is enabled (**BMMEN** = 1) with **BMMREXN** = 0, then it may cause the transceiver to lock and unlock from the bus.

# WORKAROUND:

The **BMMEN** and **BMMRXEN** bits must be set in a single write when entering bus monitor mode operation. Software control of bus monitor lock time must be implemented external to the transceiver. For example, use an external switch to control the LVDS traffic going to the A-side of a transceiver in bus monitor mode. Refer app note **AN-1391** for details.

# **APPLIES TO REVISION(S):**

# 3. 18000030 - I<sup>2</sup>C Signals Clamp When I<sup>2</sup>C Bus Voltage Is Higher Than IOVDD:

#### **DESCRIPTION:**

If the I<sup>2</sup>C Bus Voltage (I2C\_VBUS) is greater than IOVDD, the I<sup>2</sup>C signals may clamp to a voltage level that is lower than I2C\_VBUS. This is due to activation of internal ESD diodes on the SCL and SDA pins of transceiver. The resulting clamping may result in violation of **VIH** spec of other devices on the I<sup>2</sup>C bus. The following table summarizes the effect of this anomaly for different cases:

| I2C_VBUS | IOVDD        | Remarks                                                                                                                                                                                                                                                                                                                           |
|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.8V     | 1.8V         | No Issue                                                                                                                                                                                                                                                                                                                          |
| 3.3V     | 3.3V         | No Issue                                                                                                                                                                                                                                                                                                                          |
| 3.3V     | 1.8V         | I <sup>2</sup> C signals clamp to an intermediary voltage level. Other devices connected to the I <sup>2</sup> C bus must have maximum <b>VIH</b> specs that are below the clamped voltage. Low reliability risk. A worst-case circuit analysis must be performed at the system level to verify operation at these voltage levels |
| 1.8V     | 3.3V         | Not supported                                                                                                                                                                                                                                                                                                                     |
| 5V       | 1.8V or 3.3V | Not supported                                                                                                                                                                                                                                                                                                                     |

#### WORKAROUND:

Operate both I2C\_VBUS and IOVDD at same 1.8V or 3.3V domain only.

- 1. Preferably connect I<sup>2</sup>C pull-up resistors to IOVDD i.e. IOVDD -> I<sup>2</sup>C\_VBUS.
- 2. If I2C\_VBUS and IOVDD are supplied from different power domains, then pull-up resistors on the SCL/SDA pins ensures that the internal ESD diodes are not damaged when I2C\_VBUS is powered while IOVDD is not:
  - a. When  $I2C_VBUS = 1.8V$ , use at least 1KOhm  $I^2C$  pull-up resistors.
  - b. When  $I2C_VBUS = 3.3V$ , use at least 2KOhm  $I^2C$  pull-up resistors.

#### **APPLIES TO REVISION(S):**

0.0

# **4.** 18000044 - I<sup>2</sup>C t<sub>Low</sub> Spec Violation In Fast Mode I<sup>2</sup>C Operations on Subordinate Node:

#### **DESCRIPTION:**

This anomaly is applicable only for A<sup>2</sup>B subordinate node if acting as I<sup>2</sup>C controller in Fast mode of I<sup>2</sup>C operations (400KHz). In this mode, the Low period of SCL clock ( $t_{LOW}$ ) spec doesn't meet the minimum duration as per I<sup>2</sup>C 2.1 specification. The transceiver can assert a minimum of 1.21us instead of 1.3us as per I<sup>2</sup>C 2.1 specification.

If there is sufficient margin for the data setup( $t_{DS}$ ) and data hold time( $t_{DH}$ ), then  $t_{LOW}$  violation will not lead to functional failures. Also, if the target peripheral on  $l^2$ C bus supports Fast Mode Plus operating mode adhering to  $l^2$ C 2.1 specification, then there will not be functional failures due to this anomaly, as the Fast Mode Plus devices have margin for data setup and data hold time with  $l^2$ C clock low period of 1.21us.

#### WORKAROUND:

Use one of the following workarounds:

- 1. Operate subordinate node I<sup>2</sup>C in Standard Mode (100KHz)
- 2. Choose I<sup>2</sup>C target peripherals that supports Fast Mode Plus

# **APPLIES TO REVISION(S):**

0.0, 0.1

# 5. 18000050 - Upslot Data Corruption During Partial Rediscovery:

#### **DESCRIPTION:**

When a subordinate node disconnects from the A<sup>2</sup>B bus during run-time, the host processor can attempt partial rediscovery of disconnected nodes without affecting data exchange between active upstream nodes. In the case where host processor initiates partial rediscovery of disconnected node and it results in a successful discovery, there would be data corruption in upslots contributed by other upstream nodes in the A<sup>2</sup>B network. This issue only occurs when disconnected nodes were contributing upslots to active nodes. The data corruption starts after successful rediscovery of the node and continues until the node is initialized.

For example, consider an A<sup>2</sup>B network *Main\_node - Sub\_node0 - Sub\_node1*, with each subordinate node sending some upslots to *Main\_node*. When *Sub\_node1* disconnects from the network during run-time, the upslots of *Sub\_node1* are replaced with previous known good samples and the communication with *Sub\_node0* continues as-is without any data corruption. Now if the host processor attempts a partial rediscovery of *Sub\_node1*, then upon successful rediscovery, there will be data corruption in the upslots contributed by *Sub\_node0*, until the *Sub\_node1* is completely initialized with its upslots settings.

#### WORKAROUND:

Use one of the workarounds listed below:

- 1. Once the subordinate node rediscovery is successful, the host processor must configure the A2B\_LUPSLOTS, A2B\_UPSLOTS, A2B\_SLOTFMT, A2B\_DATCTL, A2B\_CONTROL.NEWSTRUCT registers of discovered node before configuring the remaining registers. This reduces the duration of upslots data corruption.
- 2. Before initiating the partial rediscovery, program the A2B\_UPSLOT register of the last active upstream node to zero and remap the TDM channels of receiver nodes accordingly. In the example considered, the workaround involves clearing the A2B\_UPSLOT register of Sub\_node0 and remapping the TDM channels of Main\_node. Once there is a successful rediscovery and initialization of the dropped nodes, reconfigure the registers to their original value and
  - Once there is a successful rediscovery and initialization of the dropped nodes, reconfigure the registers to their original value and revert back the TDM map of receiver node.

#### **APPLIES TO REVISION(S):**

0.0, 0.1, 0.2, 0.3

# 6. 18000051 - Transmit Data Channels On A<sup>2</sup>B Main Node Shifts When First Subordinate Node Disconnects:

#### **DESCRIPTION:**

If the first subordinate node disconnects from the  $A^2B$  bus during run-time, then the TDM channels on data transmit (DTX) pins of  $A^2B$  main node shift right by one channel. If both the DTX pins are enabled on  $A^2B$  main node, then the channel shift happens on both the lines. This issue is applicable only when  $I^2S$  transmit data offset is zero (A2B\_I2STXOFFSET.TXOFFSET = 0) in  $A^2B$  main node.

# WORKAROUND:

Use one of the workaround listed below:

- 1. Use a non-zero I<sup>2</sup>S/TDM transmit data offset (A2B\_I2STXOFFSET.TXOFFSET>0)
- 2. In the host processor software, ignore the TDM channels from A<sup>2</sup>B main node when the first subordinate node is disconnected.

#### **APPLIES TO REVISION(S):**

# 7. 18000052 - Concurrent Use Of GPIO-Over-Distance And Remote Peripheral Access May Result In Error:

#### **DESCRIPTION:**

When host processor performs a remote I<sup>2</sup>C peripheral access (read/write) and a GPIO-over-Distance (GPIOD) communication happens at the same time, then there will be an arbitration conflict between the remote peripheral access and GPIOD signaling, as both would compete for the SCF and SRF fields of A<sup>2</sup>B superframes. Due to this arbitration conflict, it may lead to either one of the following erroneous behaviors:

- 1. GPIOD request may be dropped.
- 2. I<sup>2</sup>C access timeout due to subordinate node failing to acknowledge the transaction.
- 3. I<sup>2</sup>C access corruption.

# WORKAROUND:

Use one of the workarounds listed below:

- 1. Do not use GPIOD feature and remote I<sup>2</sup>C peripheral access concurrently. Disable GPIOD before initiating a remote I<sup>2</sup>C peripheral access and then re-enable it upon I<sup>2</sup>C access completion.
- 2. In case of GPIOD from Sub-node to Main node, use GPIO interrupt instead of GPIOD.

#### **APPLIES TO REVISION(S):**

0.0, 0.1, 0.2, 0.3

# 8. 18000059 - Bus Read Access To Subordinate Node register May Be Corrupted By Simultaneous Local I<sup>2</sup>C Read:

### **DESCRIPTION:**

The registers of A<sup>2</sup>B subordinate node can be accessed by the host processor via A<sup>2</sup>B bus and by the local processor via I<sup>2</sup>C port. If the subordinate node receives read requests via A<sup>2</sup>B bus and local I<sup>2</sup>C port in the same system clock cycle (SYSBCLK), then the register value of local access is returned to both requests. The local I<sup>2</sup>C requests have higher priority than Bus requests.

For example, if a subordinate node receives a bus read request to Mailbox Data register (A2B\_MBOX0Bn) and a local read request to A2B\_NODE register in the same SYSBCLK cycle, then it erroneously returns A2B\_NODE register value to the bus request. In this case, the subordinate node returns an incorrect register value to bus request, but there is no corruption to actual register value.

The bus read request can also be internally initiated by the A<sup>2</sup>B main node as part of bus protocol. For example, when a subordinate node generates any interrupt, the A<sup>2</sup>B main node internally sends a bus read request to the node for INTTYPE register. If the subordinate node receives a read request from the local I<sup>2</sup>C port at the same time, then the register value of local read request is erroneously returned as INTTYPE to the A<sup>2</sup>B main node. In this case, host processor would get an incorrect interrupt (INTTYPE) from the A<sup>2</sup>B network.

There is no error generated or reported to the host processor when this bus read access is corrupted. This issue occurs at all I<sup>2</sup>C frequencies and bus superframe rates. The base probability of this issue occurring is 1/1024 per superframe, but the actual probability at the system level depends on bus and local access rates.

### WORKAROUND:

- 1. Avoid parallel read accesses to the subordinate node registers from host processor and local processor using a handshake mechanism. For example:
  - a. Register based handshake (using Mailbox)
  - b. GPIO based handshake

#### **APPLIES TO REVISION(S):**

0.0, 0.1

# 9. 18000060 - A<sup>2</sup>B Subordinate Node May Drive Free-running I<sup>2</sup>C Signals When Exposed To Invalid I<sup>2</sup>C Protocol:

#### **DESCRIPTION:**

The A<sup>2</sup>B subordinate node (when acting as a l<sup>2</sup>C controller accessing a remote peripheral) may toggle the l<sup>2</sup>C lines indefinitely when exposed to an invalid l<sup>2</sup>C protocol. This behavior has been observed in the following two scenarios:

This scenario is applicable to silicon revisions 0.0 and 0.1 only. If the A<sup>2</sup>B subordinate node loses access arbitration due to an errant I<sup>2</sup>C target device (For example, I<sup>2</sup>C device provides ACK one bit early):
According to the I<sup>2</sup>C, but specification vor 2.1, when an I<sup>2</sup>C controller loses arbitration during an access it aborts the access by

According to the I<sup>2</sup>C-bus specification ver2.1, when an I<sup>2</sup>C controller loses arbitration during an access, it aborts the access by immediately turning off the SDA output driver, but it may drive the clock until the end of byte in which it lost the arbitration. However, when A<sup>2</sup>B subordinate node is acting as an I<sup>2</sup>C controller and loses arbitration, it continues to drive the clock on the SCL line for the whole access (until it sees a STOP condition on the bus).

In true multi- $l^2$ C controller systems, if an A<sup>2</sup>B subordinate node loses access arbitration, then it drives the clock for the whole ongoing access of winning  $l^2$ C controller and stops driving the clock in response to the STOP bit at the end of access. The access of the winning  $l^2$ C controller continues through the collision without any problem, as there would be clock synchronization between both the  $l^2$ C controllers. The  $l^2$ C bus becomes free after the completion of access.

However, if the I<sup>2</sup>C access of an A<sup>2</sup>B subordinate node (acting as an I<sup>2</sup>C controller) is corrupted by an errant I<sup>2</sup>C target device or due to glitch on SDA line, then the subordinate node aborts its access but would drive the clock indefinitely, as there would be no STOP bit for this access.

2. If the SCL line of an A<sup>2</sup>B subordinate node is spuriously pulled low, either by an external device or due to some event before the start of a remote I<sup>2</sup>C transaction from the subordinate node:

When a subordinate node receives a remote peripheral access request over the  $A^2B$  bus, it checks the status of the local  $I^2C$  bus. If the  $I^2C$  bus is free, the  $A^2B$  subordinate node starts the access; and if the  $I^2C$  bus is busy, the subordinate node aborts the access. If the  $I^2C$  bus is detected as busy (for example, due to glitch on the SCL line), but there is no valid  $I^2C$  access on-going on the bus, then the  $A^2B$  subordinate node will start driving the  $I^2C$  signals continuously when the SCL line is released.

Invalid activity on the I<sup>2</sup>C bus causes this scenario. There is no issue, when the I<sup>2</sup>C bus is detected as busy due to proper I<sup>2</sup>C access ongoing on the bus.

There is no error generated or reported when this issue occurs, however one can observe that the remote peripheral accesses will always fail while the subordinate node register accesses will pass.

# WORKAROUND:

Use one of the steps listed below to exit the error condition:

- 1. Generate a STOP bit on the  $I^2C$  bus of the subordinate node.
- 2. Power cycle the A<sup>2</sup>B subordinate node.
- 3. For Scenario 2, apply Soft Reset to subordinate node from host processor. This is applicable only to silicon revisions 0.2 and 0.3

# **APPLIES TO REVISION(S):**

# 10. 18000068 - Host Access To Sub-node Register Or Remote Peripheral May Fail When Downstream Node Discovery Process Completes:

# **DESCRIPTION:**

During a node discovery, if host processor performs an access to upstream sub-node or it's peripheral, then the access may fail if the node discovery process completes in the same superframe. This happens when Main node receives the BUS access on l<sup>2</sup>C port and waiting for next superframe SCF to send the access to sub-node over A<sup>2</sup>B bus, but meanwhile receives the Discovery Done response from newly discovered sub-node via SRF in the same superframe. In this case, the acknowledgement from the discovered node is seen by the A<sup>2</sup>B Main node as an ACK to the Host access and decides that access is already complete before it has been sent to sub-node over the A<sup>2</sup>B bus. If the access is a write access, it is simply aborted by Main node and ACK is provided to l<sup>2</sup>C access of Host. If the access is a read access, it is also aborted by Main node and provides the read value as Response Cycle of newly discovered node. There is no l<sup>2</sup>C Error interrupt (A2B\_INTTYPE = 25) raised or status bit (A2B\_INTPND2.I2CERR) not changed to indicate this l<sup>2</sup>C access fail. This issue can happen in optimized discovery flow and advanced discovery flow, wherein a node is initialized during discovery of next downstream node. It can also happen during partial rediscovery of dropped node.

# WORKAROUND:

For optimized or advanced discovery flow, use below steps to avoid getting Sub-node Discovery Done interrupt while initializing upstream sub-node. For example, to perform discovery of node-n:

a. Turn-ON the switch in upstream node n-1 : M NODEADDR = n-1

Sn-1 SWCTL = 0x01

With this step, node n-1 starts diving the SCFs on port-B and node-n starts locking its PLL.

b. Initialize earlier discovered nodes .....(WR Sn-1/Sn-2/Sn-3.....)

c. Start the discovery of node n :

M NODEADDR = n-1 M DISCVRY = Sn\_RESPCYC

If the PLL of node-n is locked during step-b, then discovery process completes and DISC\_DONE interrupt raised immediately with this step. So, discovery time is not impacted.

# **APPLIES TO REVISION(S):**

0.0, 0.1, 0.2, 0.3

# **11.** 18000069 - PDM Interface Performance Specifications Deviations In The Datasheet:

# **DESCRIPTION:**

Following PDM specs are incorrect in the datasheet :

- 1. Fig-18 refers to "Total Harmonic Distortion (THD) vs. Normalized Frequency" instead of "Total Harmonic Distortion + Noise (THD+N) vs. Normalized Frequency".
- 2. The SNR spec (A-weighted filter) of PDM block in the Table-11 of datasheet is incorrectly specified as 120dB instead of 108dB.

# WORKAROUND:

None

# **APPLIES TO REVISION(S):**

# 12. 18000073 - Bus Write Access To Subordinate Node Register May Be Corrupted By Simultaneous Local I<sup>2</sup>C Write:

### **DESCRIPTION:**

The registers of A<sup>2</sup>B subordinate node can be accessed by the host processor via A<sup>2</sup>B bus and by the local processor via I<sup>2</sup>C port. If the subordinate node receives register write requests via both A<sup>2</sup>B bus and local I<sup>2</sup>C port in the same system clock cycle (SYSBCLK), then the local access write value is written to both registers.

For example, if a sub node receives bus access to write REG\_B with a value of 'X' and also receives a local access to write REG\_L with a value of 'Y' in the same SYSBCLK cycle, then both registers are written with the value of 'Y' i.e. REG\_B is written with value 'Y' instead of 'X'. The local I<sup>2</sup>C requests have higher priority than Bus requests.

A<sup>2</sup>B main node also initiates internal bus write accesses to sub-node interrupt registers during its interrupt handling. For example, when a sub-node generates any interrupt, the A<sup>2</sup>B main node internally reads INTTYPE register first and then clears the interrupt latch in sub-node by writing to INTPNDn or MBOXn\_STAT register depending on the interrupt type. If this internal write is corrupted by simultaneous local write access in same SYSBCLK cycle, then the interrupt may not get cleared and will be reported again. This can lead to duplicate interrupts, or it could clear another pending interrupt in the same INTPNDn register before servicing it.

There is no error generated or reported to the host processor when this bus write access is corrupted. This issue can occur at any I<sup>2</sup>C frequencies (100K/400KHz) and bus superframe rates (48KHz/44.1KHz). The base probability of the occurrence is 1/1024 per superframe. However, actual probability of occurrence will be low as both write accesses have to be received by the sub-node in the same SYSBCLK cycle.

# WORKAROUND:

Use one of the workarounds listed below:

- 1. Avoid parallel write accesses to the subordinate node registers from host processor and local processor using GPIO or register (e.g. Mailbox) based handshake mechanism.
- 2. Initialize the sub-node completely from Host processor. However, if it is required to partially initialize the node locally, perform a handshake mechanism between processors at system software level before configuring the node registers.
- 3. After writing to a sub-node configuration register, the Host processor should readback the register value to confirm if the write was successful.
- 4. When using Mailbox, keep CRC checksum on data payload to detect the data corruption. Also, when Host processor gets Mailbox interrupt, confirm the MBOX FIFO status before proceeding. For example, when Host processor gets MBOX\_Full interrupt, check the bit#0 (MBnFULL) of MBOX\_STAT register to confirm MBOX Data FIFO status before reading it.

# **APPLIES TO REVISION(S):**

0.0, 0.1, 0.2



www.analog.com