

# AnalogDialogue

# Multirail Power Supply Design for Successful Application Boards—Part 2: Layout Tips and Tricks

Ching Man, Field Applications Engineer

# Introduction: An Engineer's Challenges in Evolving Times

Power supply design can be broken down into three main stages: (a) design strategy and IC choice, (b) schematic design, simulation, and testing, and (c) placement and routing. Investing time into the (a) design and (b) simulation stages can prove the efficacy of your design concept, but the real test requires putting it all together and testing it on the benchtop. In this article, we're going to skip to step (c), as there are a significant number of resources that cover Analog Devices' simulation and design power tools, all free to download, such as LTpowerPlanner<sup>®</sup>, LTpowerCad<sup>®</sup>, LTspice<sup>®</sup>, and LTpowerPlay<sup>®</sup>. Part 1 of this series covered (a) strategy.

This article is the second of a 2-part series that addresses issues sometimes overlooked when designing multirail power supplies. Part 1 focused on the strategy and topology, while this article focuses of the specifics of power budgeting and board layout. As many application boards require a number of power rails, this 2-part series examines a multisupply board solution. The goal is to achieve a quality initial design with good component placement and routing to highlight some power budget and routing tips and tricks.

In power supply design, careful layout and routing are crucial to producing robust designs with plenty of headroom with regard to size, accuracy, efficiency, and avoiding problems in production. Years of benchtop experience can help, so lean on the knowledge of layout engineers with respect to final completion of board manufacture.

# The Efficacy of Careful Design

A design may look solid on paper (that is, from a schematic point of view) and may even simulate without issue, but the real test is after layout, PCB manufacturing, and prototype stress test by loading the circuits. This section highlights some tips and tricks to avoid pitfalls by using real design examples. A few important concepts can be helpful in avoiding design flaws and other pitfalls that may result in redesign and/or PCB respins. Figure 1 shows how costs can quickly escalate if the design goes far into production without careful testing and headroom analysis.



Figure 1. Costs can quickly escalate when problems show up on a production board.



# Power Budgeting

Watch out for systems that operate as expected under normal conditions, but not so in full speed mode or when erratic data starts appearing (when noise and interference have been ruled out).

Avoid current limit scenarios when tapping off cascading stages. Figure 2 shows a typical cascaded application: (a) shows a design consisting of the ADP5304 buck regulator (PSU1) producing a 3.3 V supply with a max current of 500 mA. For efficiency, designers should tap off the 3.3 V rail rather than the incoming 5 V supply. The 3.3 V output is further tapped off to supply PSU2 (LT1965)—this LD0 regulator is used to further regulate down to 2.5 V, with a maximum output current of 1.1 A as required by on-board 2.5 V circuitry and ICs.

This is a system with some classic hidden problems. The system works fine under normal conditions. But issues arise when the system has initialized and begins running full throttle—for example, when the microprocessor and/or the ADC start sampling at high speed. Since no regulator can produce more power at its output than it has at the input, in Figure 2a the max power ( $P = V \times I$ ) at  $V_{oUTI}$  is 3.3 V × 0.5 A = 1.65 W to supply the combined circuits  $V_{oUTI}$ . This assumes 100% efficiency, so there is less available power due to losses in the supply. The assumed max available power for the 2.5 V supply rail is 2.75 W. If the circuits attempt to demand this much power, they will not be satisfied, resulting in erratic behavior when the PSU1 starts to current limit. The current may start limiting due to PSU1 or, worse, some regulators shut down completely due to overcurrent.

If Figure 2a is implemented after successful troubleshooting, it may require a higher power regulator replacement. Best case is a pin-compatible higher current replacement; worst case is a complete PCB redesign and respin. Potential project delay timelines (see Figure 1) can be avoided by keeping the power budget in mind prior to the design concept stage.

With this in mind, before choosing a regulator or regulators, create a realistic power budget. Include all of your required power rails: 2.5 V, 3.3 V, 5 V, etc. Include all pull-up resistors, discrete devices, and ICs that consume power for each rail. Use these values and work backward to estimate your power supply requirements as shown in Figure 2b. Use a power tree system design tool, such as LTpowerPlanner (Figure 3), to easily create a power tree supporting the required power budget.

Ŧ



#### Typical Application Circuit (A)

Figure 2. Avoid current limit design flaws in the power tree.



Figure 3. LTpowerPlanner power tree.



Figure 4. Physical contacts and current handling capability.

## Layout, Tracking, and Routing

Correct layout, tracking, and routing avoid current capacity limitations caused by burning out of tracks due to the wrong track width, wrong vias, insufficient number of pins (connectors), the wrong contact size, etc. The following section includes some worthy reminders with a few PCB design tips.

#### **Connectors and Pin Headers**

Extending the example shown in Figure 2 to a total current of 17 A, designers must account for the current handling contact capability at the pin (or pins), as shown in Figure 4. Generally, current carrying capacity by pins or contacts depends on several factors, such as the physical pin size (the contact area), metal composition, etc. A typical through-hole male header pin with a diameter of 1.1 mm<sup>1</sup> is around 3 A. If 17 A is required, make sure your design has enough pins to handle the total current carrying capacity. This is easily achieved by multiplying the current carrying capability per conductor (or contact), with some safety margin, to exceed the total current consumption by the PCB circuitry.

In this example, to achieve 17 A requires six pins (with 1 A headroom). A total of 12 pins are required for both  $V_{cc}$  and GND. To reduce the number of contacts, consider power jacks or larger contacts.

#### Tracks

Use available online PCB tools to assist in determining current capabilities in layout. One ounce of copper PCB with a track width of 1.27 mm results in approximately 3 A of current carrying capacity, and 3 mm of track width results in approximately 5 A of current carrying capacity. Allowing some headroom, a 20 A track requires a width of 19 mm (approximately 20 mm) (please note that increases in temperature have not been factored into this example). From Figure 4, a 20 mm track width is not feasible due to space constraints used for PSU and system circuitry. To resolve this, one easy solution is to make use of multiple PCB layers. Reduce the track width—for example, to 3 mm—and replicate these tracks to all available layers in the PCB to ensure that the total combined tracks (in all layers) meet at least 20 A of current capability.

#### **Vias and Stitching**

Figure 5 shows an example of vias in stitching the power planes of a PCB from a regulator. If a 1 A via is chosen and your power requirement is 2 A, the track width must be capable of carrying 2 A and the via stitching must be able to handle it too. The example in Figure 5 requires at least two vias (preferably three if the space is available) to stitch the current to the power plane. This is often overlooked when just a single via is used for stitching. When this is done, the via acts like a fuse, which will blow and disconnect power to the adjacent plane. Underdesigned vias can be hard to troubleshoot, as a blown via might not be noticeable or could be difficult to see if it's been obstructed by components.



Figure 5. Via stitching.

Please note the following parameters for vias and PCB tracks: the track width, via hole size, and electrical parameters depend on several factors such as the PCB plating, routing layer, temperature of operation, etc., that influence the final current carrying capability. The previous PCB design tips have not factored in these dependencies, but designers should be aware of these when determining layout parameters. Many PCB track/via calculators are available online. It is highly advisable for designers to consult their PCB manufacturer or the layout engineers after the schematic design with these details in mind.

### Avoid Overheating

A number of factors can result in thermal issues, such as enclosures, airflow, etc., but this section focuses on the exposed paddle. Regulators with exposed paddles, such as the LTC3533, ADP5304, ADP2386, ADP5054, etc., have a lower thermal resistance if connected correctly to the board. In general, if a regulator IC has power MOSFETs designed into the die (that is, it is monolithic), the IC typically has exposed pads for thermal dissipation. If the converter IC operates using external power MOSFETs (it is a controller IC), then the controlling IC generally does not require an exposed pad, since the main sources of heat (the power MOSFETs) are outside the IC. Usually, these exposed pads must be soldered onto the PCB ground plane to be effective. There are exceptions depending on the IC, as some regulators specify that they can be connected to an isolated solder PCB area to act as a heat sink for thermal relief. If unsure, please refer to the data sheet for the part in question.

When you do connect the exposed pad to the PCB plane or to an isolated area, (a) make sure to stitch these vias (many of them are in an array form) to the ground plane for thermal relief (heat transfer). With respect to multilayer PCB ground planes, it is recommended that the required ground planes (on all layers) under the paddle be stitched together with vias. For more information, see the "Thermal Design Basics" tutorial MT-093,<sup>2</sup> AN136: "PCB Layout Considerations for Nonisolated Switching Power Supplies,"<sup>3</sup> and AN139: "Power Supply Layout and EMI."<sup>4</sup>

Note that the discussion about exposed pads is with respect to regulators. Usage of exposed pads for other ICs can require very different treatment. For further discussion about the use of exposed pads, visit the EngineerZone<sup>°.5</sup>

## Conclusion and Summary

Designing power supplies with sufficiently low noise, without impacting your systems circuitry with track or via burnout, is a challenge in terms of cost, efficiency, performance, and PCB area. This article highlighted some areas that a designer may overlook, such as architecting the power tree to support all downstream loads using a power budget analysis.

Schematics and simulation are just the first step in design, to be followed by careful component placement and routing techniques. Vias, tracks, and current carrying capability must be compliant and assessed. System circuitry will misbehave, and troubleshooting can be difficult to isolate if switching noise is present either at the interface or has been fed through to the IC's power pins.

#### References

<sup>1</sup> 61302221121 header pin. Würth Elektronik.

- <sup>2</sup> MT-093 Tutorial: "Thermal Design Basics." Analog Devices, Inc., 2009.
- <sup>3</sup> Application Note 136: "PCB Layout Considerations for Nonisolated Switching Power Supplies." Linear Technology, June 2012.
- <sup>4</sup> Application Note 139: "Power Supply Layout and EMI." Linear Technology, October 2012.
- <sup>5</sup> AD8045 Exposed Paddle Connection. EngineerZone, January 2011.
- LTM4700. Analog Devices, Inc., October 2018.

Power Management Tools. Analog Devices, Inc.



# About the Author

Ching Man is a staff applications engineer with the European Centralized Applications Centre based in Limerick, Ireland. He has over 27 years of experience in application, hardware systems, and ASICs design. Ching joined Analog Devices in 2007, providing technical design support for high speed ADCs, DACs, 3D time of flight imaging, LIDAR, and software-defined radio (SDR) for the European broad market. He holds a B.Eng. (Honors) degree in electronic engineering and an M.Sc. in VLSI and digital signal processing systems, both from the University of Westminster, London, U.K., earned in 1991 and 1993, respectively.

Ching has published and presented articles, tutorials, seminars, and conference papers in IEEE, IET, electronica, and for Analog Devices. Additionally, he received his chartered engineer (C.Eng.) qualification in 1998 and is currently a fellow of the Institution of Engineering and Technology (IET). His research and ongoing activities also include systems, ASICs and algorithms architecture, signal processing and noise reduction techniques, and aquamarine optical fiber sonar sensor systems design, applications, and deployment. He can be reached at ching.man@analog.com.



For regional headquarters, sales, and distributors or to contact customer service and technical support, visit analog.com/contact.

Ask our ADI technology experts tough questions, browse FAQs, or join a conversation at the EngineerZone Online Support Community. Visit ez.analog.com.

©2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.